

EUROPEAN AVIATION SAFETY AGENCY AGENCE EUROPÉENNE DE LA SÉCURITÉ AÉRIENNE EUROPÄISCHE AGENTUR FÜR FLUGSICHERHEIT

### Research Project EASA.2011/3

SHARDELD - Safety Implications from the use of hardware design tools for programmable Airborne Electronic Hardware Items

easa.europa.eu

#### **Disclaimer**

This study has been carried out for the European Aviation Safety Agency by an external organization and expresses the opinion of the organization undertaking the study. It is provided for information purposes only and the views expressed in the study have not been adopted, endorsed or in any way approved by the European Aviation Safety Agency. Consequently it should not be relied upon as a statement, as any form of warranty, representation, undertaking, contractual, or other commitment binding in law upon the European Aviation Safety Agency.

Ownership of all copyright and other intellectual property rights in this material including any documentation, data and technical information, remains vested to the European Aviation Safety Agency. All logo, copyrights, trademarks, and registered trademarks that may be contained within are the property of their respective owners.

Reproduction of this study, in whole or in part, is permitted under the condition that the full body of this Disclaimer remains clearly and visibly affixed at all times with such reproduced part.



## SHARDELD

### Safety implications from the use of HARdware Development tools for programmable airborne ELectronic harDware

Final Study Report

SUMMARY:

This final study report describes the activities and conclusions of EASA's SHARDELD study to identify the most relevant commercial CAE tools which are used for the development of programmable AEH, with the purpose of recording their advantages and limitations, safety benefits and risks, and elaborating a comprehensive list of best practices, recommendations and guidelines in order to reduce the safety risks while keeping their effectiveness.

IOxOS Technologies SA



SHARDELD\_Final\_Study\_Report

### **Table of Contents**

| 1.Acknowledgements                       |                                                 | 6                           |
|------------------------------------------|-------------------------------------------------|-----------------------------|
| 2.Introduction                           |                                                 | 7                           |
| 2.1 Purpose                              |                                                 | 7                           |
| 2 2 Scope                                |                                                 | 7                           |
| 2.3 Acronyms and Al                      | breviations                                     |                             |
| 2.4 Applicable Docur                     | nents                                           |                             |
| 2.4.1 External Do                        | cuments                                         |                             |
| 2.4.2 Internal Doc                       | uments                                          |                             |
| <b>3.SHARDELD Objecti</b>                | ves and Tasks                                   |                             |
| 3 1 SHARDELD Obi                         | ect and Scone                                   | 11                          |
| 3 2 SHARDELD UUJ                         | ke                                              |                             |
| 3.2 SHARDELD Task<br>3.2 1 Task 1. Sele  | ction of Types of Tools Needing Assessment      |                             |
| 3.2.1 Task 1. Sele<br>3.2.2 Task 2. Surv | ev Available Commercial Tools                   |                             |
| 3.2.2 Task 2. Durv<br>3.2.3 Task 3. Desi | on Tools Usage Assessment                       | 13                          |
| 4 Task 1. Selection of 7                 | yne of Tools Needing Assessment                 |                             |
| 4.1 Identification of t                  | the second for the development of an encouncil. | EII. 14                     |
| 4.1 Identification of t                  |                                                 | ЛЕП                         |
| 4.1.1 Design 100                         | n Entry Tools                                   | 10                          |
| 4.1.1.1 Desig                            | In Entry 1001S                                  | 10                          |
| 4.1.1.1.1                                | Design Entry Tools                              | 10                          |
| 4.1.1.1.2                                | Tool Assessment and Qualification               |                             |
| 4.1.1.1.5                                | Configuration Management                        |                             |
| 4 1 1 2 Synth                            | esis Tools                                      |                             |
| 41121                                    | Introduction to Synthesis Process               |                             |
| 41122                                    | Synthesis Tools                                 |                             |
| 41123                                    | Additional Functions of Synthesis Tools         |                             |
| 41124                                    | Tool Assessment and Qualification               | 18                          |
| 4.1.1.2.5                                | Configuration Management.                       |                             |
| 4.1.1.3 Place                            | and Route Tools                                 |                             |
| 4.1.1.3.1                                | Introduction to Place and Route Process         |                             |
| 4.1.1.3.2                                | Place and Route Tools                           |                             |
| 4.1.1.3.3                                | Additional Functions of Place and Route Tools   |                             |
| 4.1.1.3.4                                | Tool Assessment and Qualification               |                             |
| 4.1.1.3.5                                | Configuration Management                        |                             |
| 4.1.2 Verification                       | Tools                                           |                             |
| 4.1.2.1 Dyna                             | mic Verification Approach                       |                             |
| 4.1.2.1.1                                | Introduction to Dynamic Verification            |                             |
| 4.1.2.1.2                                | Dynamic Verification Tools                      |                             |
| 4.1.2.1.3                                | Elemental Analysis: Code Coverage               | 23                          |
| 4.1.2.1.4                                | Tool Assessment and Qualification               |                             |
| 4.1.2.1.5                                | Configuration Management                        |                             |
| 4.1.2.2 Static                           | Verification Approach                           |                             |
| 4.1.2.2.1                                | Introduction to Static Verification             |                             |
| 4.1.2.2.2                                | Static Timing Analysis (STA) Tools              |                             |
| 4.1.2.2.3                                | Tool Assessment and Qualification               |                             |
| 4.1.2.2.4                                | Configuration Management                        |                             |
| 4.1.3 Integrated D                       | evelopment Environments (IDE)                   |                             |
| 4.1.4 Alternative a                      | ind/or Complementary Types of Tools             |                             |
| 4.2 Evaluation of Alte                   | ernative and/or Complementary Types of Tools    |                             |
| IOxOS Technologies SA                    | 2/153                                           | SHARDELD_Final_Study_Report |



SHARDELD\_Final\_Study\_Report

| v.1.0 | ).0 |
|-------|-----|
|-------|-----|

| 4.2.1 HDL Rule Checkers (Linters)                                                          | 29       |
|--------------------------------------------------------------------------------------------|----------|
| 4.2.1.1 Introduction to HDL Rule Checking                                                  | 29       |
| 4.2.1.2 HDL Rule Checkers within the AEH Design Flow                                       |          |
| 4.2.1.3 ED-80/DO-254 Verification Objectives                                               |          |
| 4.2.1.4 Advantages                                                                         |          |
| 4.2.1.5 Disadvantages and Limitations                                                      |          |
| 4.2.1.6 Conclusions                                                                        |          |
| 4.2.2 Clock Domain Crossing (CDC) Analysers                                                |          |
| 4.2.2.1 Introduction to CDC Analysis                                                       |          |
| 4.2.2.2 CDC within the AEH Design Flow                                                     |          |
| 4.2.2.3 ED-80/DO-254 Verification Objectives.                                              |          |
| 4.2.2.4 Advantages                                                                         | 32       |
| 4.2.2.5 Disadvantages and Limitations                                                      |          |
| 4.2.2.6 Conclusions                                                                        | 32       |
| 4.2.3 Logic Equivalence Checking (LEC)                                                     |          |
| 4.2.3.1 Introduction to LEC                                                                |          |
| 4.2.3.2 LEC Within the AEH Design Flow                                                     |          |
| 4.2.3.3 ED-80/DO-254 Verification Objectives                                               |          |
| 4.2.3.4 Advantages                                                                         | 34       |
| 4.2.3.5 Disadvantages and Limitations                                                      | 34       |
| 4.2.3.6 Conclusions                                                                        | 35       |
| 4.2.4 Assertion-Based Verification (ABV) Tools                                             | 35       |
| 4.2.4.1 Introduction to ABV                                                                |          |
| 4.2.4.2 Two Approaches for ABV: Dynamic and Static                                         | 35       |
| 4.2.4.3 ABV Within the AEH Design Flow                                                     |          |
| 4.2.4.4 ED-80/DO-254 Verification Objectives                                               |          |
| 4.2.4.5 Advantages.                                                                        |          |
| 4.2.4.6 Disadvantages and Limitations.                                                     |          |
| 4.2.4. / Conclusions.                                                                      |          |
| 4.3 Selection of the Types of Tools Target of the Study                                    |          |
| 4.5.1 Design Tools                                                                         |          |
| 4.5.2 verification roots                                                                   | 40       |
| 4.4 Conclusions of Task 1                                                                  |          |
| 5.1 ask 2. Survey Avanable Commercial Tools.                                               |          |
| 5.1 Custom Micro-coded Components used for the Development of Programmable AEH:            |          |
| 5.2 Commercial CAE Tools Survey                                                            |          |
| 5.3 Assessment of Selected Commercial Software Tools                                       | 4/       |
| 5.3.1 Tools Needing Specific Assessment.                                                   | 47       |
| 5.5.2 Tools Needing Generic Assessment                                                     |          |
| 5.4 Conclusions of Task 2                                                                  |          |
| 0.1 ask 5. Design 10018 Usage Assessment.                                                  |          |
| 6.1 Assessment of Configuration Options and Embedded Functionalities of Selected CAE Tools |          |
| 6.1.1 Synthesis Tools                                                                      |          |
| 6.1.1.1 Quartus II Integrated Synthesis (Altera)                                           |          |
| 6.1.1.2 Allinx Synthesis Technology - AST (Allinx)                                         | 0/       |
| 6.1.2 Diago and Pouto Tools / Integrated Development Environments (IDE)                    |          |
| 6.1.2 1 law and Route 10015 / Integrated Development Environment (Altera)                  | 03<br>Q5 |
| 6.1.2.1 Quartus II Integrated Development Environment (Viliny)                             |          |
| 6.1.2.2 ISE integrated Development Environment (Actel)                                     |          |
| 6 1 3 Static Timing Analysis Tools                                                         | 117      |
| 6.1.3.1 TimeOuest Timing Analyzer (Altera)                                                 |          |
| 6.1.3.2 Trace Timing Analyzer (Xilinx).                                                    |          |
|                                                                                            |          |



SHARDELD\_Final\_Study\_Report

| 6.1.3.3 SmartTime Timing Analyzer (Actel)                                                            | 124 |
|------------------------------------------------------------------------------------------------------|-----|
| 6.1.4 HDL Simulator Tools                                                                            | 127 |
| 6.1.4.1 ModelSim (Mentor Graphics)                                                                   | 127 |
| 6.1.4.2 Active HDL (Aldec)                                                                           | 131 |
| 6.2 Best Practices, Recommendations and Guidelines                                                   | 135 |
| 6.2.1 Synthesis Tools                                                                                | 135 |
| 6.2.2 Place and Route Tools / Integrated Development Environments (IDE)                              | 138 |
| 6.2.3 Static Timing Analysis Tools                                                                   | 140 |
| 6.2.4 HDL Simulation Tools                                                                           | 140 |
| 6.3 Conclusions of Task 3                                                                            | 141 |
| 7.Conclusions of the SHARDELD Study                                                                  | 142 |
| 8.Annex A: Aircraft and Equipment Manufacturers Consultation                                         |     |
| 8.1 Consultation form                                                                                | 146 |
| 8.1.1 Introduction.                                                                                  | 146 |
| 8.1.2 Section 1: Commercial tools for the development of programmable AEH                            | 146 |
| 8.1.3 Section 2: Tool assessment and qualification approach and criteria                             | 150 |
| 8.1.4 Section 3: Alternative / complementary types of tools used in the programmable AEH design flow | 152 |
| 8.1.5 Section 4: Commercial custom micro-coded components used as programmable AEH                   | 153 |
|                                                                                                      |     |



SHARDELD\_Final\_Study\_Report

### **Index of Tables**

| Table 2.1. Acronyms and Abbreviations                                                                        | 9   |
|--------------------------------------------------------------------------------------------------------------|-----|
| Table 2.2. Applicable External Documents                                                                     | 10  |
| Table 2.3. Applicable Internal Documents                                                                     | 10  |
| Table 4.1. Summary of Types of Tools and Required Level of Assessment                                        | 42  |
| Table 5.1. Summary of PLD Vendors and Type of Devices used as Programmable AEH                               | 44  |
| Table 5.2. Available Commercial CAE Tools                                                                    | 46  |
| Table 5.3. Commercial Synthesis Tools Assessment                                                             | 48  |
| Table 5.4. Commercial Place and Route Tools Assessment                                                       | 49  |
| Table 5.5. Commercial Static Timing Analysis Tools Assessment                                                | 50  |
| Table 5.6. Commercial HDL Simulation Tools Assessment                                                        | 51  |
| Table 5.7. Alternative and/or Complementary Tools Assessment                                                 | 53  |
| Table 6.1. Quartus II Integrated Synthesis Tool Specific Assessment of Options and Functionalities           | 65  |
| Table 6.2. XST Synthesis Tool Specific Assessment of Options and Functionalities                             | 76  |
| Table 6.3. Synplify Pro Synthesis Tool Specific Assessment of Options and Functionalities                    | 83  |
| Table 6.4. Quartus II Design Environment Tool Specific Assessment of Options and Functionalities             | 98  |
| Table 6.5. ISE Integrated Development Environment Tool Specific Assessment of Options and Functionalities    | 108 |
| Table 6.6. Libero Integrated Development Environment Tool Specific Assessment of Options and Functionalities | 116 |
| Table 6.7. Quartus II TimeQuest Timing Analyzer Tool Specific Assessment of Options and Functionalities      | 119 |
| Table 6.8. ISE Trace Timing Analyzer Tool Specific Assessment of Options and Functionalities                 | 123 |
| Table 6.9. Libero IDE SmartTime Timing Analyzer Tool Specific Assessment of Options and Functionalities      | 126 |
| Table 6.10. ModelSim Tool Specific Assessment of Options and Functionalities                                 | 129 |
| Table 6.11. Active HDL Tool Specific Assessment of Options and Functionalities                               | 134 |

### **Index of Figures**

| Figure 4.1. AEH Design Life Cycle and Typical Development Tool Flow | 15 |
|---------------------------------------------------------------------|----|
| Figure 4.2. Dynamic Simulation Environment                          | 21 |
| Figure 4.3. CDC Analysis Tool within AEH Design Flow                | 31 |
| Figure 4.4. LEC Analysis within AEH Design Flow                     | 33 |
| Figure 4.5. ABV within AEH Design Flow                              | 36 |



# 1. Acknowledgements

IOxOS Technologies wishes to express its gratitude and appreciation to EASA for its trust and support throughout this study. EASA's contribution was essential for the consultations that took place with aircraft and equipment manufacturers and which are one of the core activities of the SHARDELD study.

We also want to thank PLD vendors and CAE tool providers for their support and continuous efforts to attain excellence, which is reflected in the comprehensive documentation, proactive technical discussion forums and above all, the permanent evolution of all their products and solutions.

IOxOS Technologies would also like to extend its appreciation to all the aircraft and equipment manufacturers who dedicated their precious time to answer a questionnaire which was longer than expected. Their answers were the cornerstone of the SHARDELD study.

| IOxOS Technologies SA | 6/153 |
|-----------------------|-------|
|-----------------------|-------|



# 2. Introduction

### 2.1 Purpose

This final study report describes the activities and conclusions of EASA's SHARDELD study to identify the most relevant commercial CAE tools which are used for the development of programmable AEH, with the purpose of recording their advantages and limitations, safety benefits and risks, and elaborating a comprehensive list of best practices, recommendations and guidelines in order to reduce the safety risks while keeping their effectiveness.

### 2.2 Scope

This final study report aims to:

- Give a brief introduction of the SHARDELD study, its context and objectives
- Describe the activities performed by IOxOS Technologies to accomplish the following tasks indicated in the study:
  - ✓ "Selection of types of tools needing assessment"
  - ✓ "Selection of commercial software tools and their generic assessment", including a consultation of key aircraft and equipment manufacturers developing programmable AEH
  - ✓ "Design tools usage assessment"
- Summarize the conclusions of these activities

### 2.3 Acronyms and Abbreviations

| Acronyms & Abbreviations |                                         |  |
|--------------------------|-----------------------------------------|--|
| Acronym                  | Definition                              |  |
| ABV                      | Assertion-Based Verification            |  |
| AEH                      | Airborne Electronic Hardware            |  |
| ASIC                     | Application-Specific Integrated Circuit |  |
| BFM                      | Bus Functional Model                    |  |
| CAE                      | Computer-Assisted Engineering           |  |
| ССРР                     | Common Clock Path Pessimism             |  |
| CDC                      | Clock Domain Crossing                   |  |
| CLB                      | Configurable Logic Block                |  |
| CPLD                     | Complex Programmable Gate Array         |  |
| CRC                      | Cyclic Redundancy code                  |  |

| IOxOS Technologies SA | 7/153 | SHARDELD_Final_Study_Report |
|-----------------------|-------|-----------------------------|
|-----------------------|-------|-----------------------------|



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Acronyms & Abbreviations |                                                   |  |
|--------------------------|---------------------------------------------------|--|
| CVS                      | Concurrent Versions System                        |  |
| DAL                      | Design Assurance Level                            |  |
| DCM                      | Digital Clock Manager                             |  |
| DSP                      | Digital Signal Processing                         |  |
| DUV                      | Design Under Verification                         |  |
| EASA                     | European Aviation Safety Agency                   |  |
| ECC                      | Error Correction Coding                           |  |
| ECO                      | Engineering Change Order                          |  |
| EDA                      | Electronic Design Automation                      |  |
| FAE                      | Field Application Engineer                        |  |
| FF                       | Flip Flop                                         |  |
| FIT                      | Failures In Time                                  |  |
| FPGA                     | Field Programmable Gate Array                     |  |
| FSM                      | Finite state Machine                              |  |
| GUI                      | Graphical User Interface                          |  |
| HDL                      | Hardware Description Language                     |  |
| HVP                      | Hardware Verification Plan                        |  |
| IDE                      | Integrated Development Environment                |  |
| IEEE                     | Institute of Electrical and Electronics Engineers |  |
| IP                       | Intellectual Property                             |  |
| JTAG                     | Joint Test Action Group                           |  |
| LAB                      | Logic Array Block                                 |  |
| LEC                      | Logic Equivalence Checking                        |  |
| LUT                      | LookUp Table                                      |  |
| MBD                      | Model-Based Design                                |  |
| MTBF                     | Mean Time Between Failures                        |  |
| OTP                      | One-Time Programmable                             |  |
| OVA                      | Open Vera Assertions                              |  |
| OVL                      | Open Verification Library                         |  |
| PAR                      | Place and Route                                   |  |
| PDC                      | Physical Design Constraints                       |  |
| РНАС                     | Plan for Hardware Aspects of Certification        |  |
| PLD                      | Programmable Logic Device                         |  |
| PLL                      | Phase-Locked Loop                                 |  |
| PSL                      | Property Specification Language                   |  |

| IOxOS Technologies SA | 8/153 | SHARDELD_Final_Study_Report |
|-----------------------|-------|-----------------------------|
|-----------------------|-------|-----------------------------|



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Acronyms & Abbreviations |                                     |
|--------------------------|-------------------------------------|
| PVT                      | Process-Voltage-Temperature         |
| RTL                      | Register Transfer Level             |
| SDC                      | Synopsys Design Constraints         |
| SEU                      | Single Event Upset                  |
| SSN                      | Simultaneous Switching Noise        |
| STA                      | Static Timing Analysis              |
| SVA                      | System Verilog Assertions           |
| SVN                      | Subversion (Version Control System) |
| Tel                      | Tool Command Language               |
| TMR                      | Triple Modular Redundancy           |
| UCF                      | User Constraint File                |
| VCD                      | Value Change Dump                   |
| XCF                      | XST Constraint File                 |

Table 2.1. Acronyms and Abbreviations

| IOxOS Technologies SA | 9/153 | SHARDELD_Final_Study_Report |
|-----------------------|-------|-----------------------------|



### 2.4 Applicable Documents

### 2.4.1 External Documents

| External Documents |                                                                                    |                             |
|--------------------|------------------------------------------------------------------------------------|-----------------------------|
| Reference          | Document                                                                           | Issue/Rev.                  |
| [EXT-01]           | Specifications attached to the Invitation to Negotiate EASA.2011.NP.33             |                             |
| [EXT-02]           | EASA CM-SWCEH-001, Development Assurance of Airborne Electronic Hardware           | Issue 01<br>August 11, 2011 |
| [EXT-03]           | EUROCAE ED-80, Design Assurance Guidance for Airborne Electronic Hardware          | April 19, 2000              |
| [EXT-04]           | VHDL Synthesis for High-Reliability Systems<br>2004 MAPLD International Conference | September 7, 2004           |
| [EXT-05]           | Altera's Quartus II Handbook Volume 2: Design Implementation and Optimization      | Version 12.0<br>June 2012   |
| [EXT-06]           | Actel Application Note AC23                                                        | April 2004                  |

Table 2.2. Applicable External Documents

### 2.4.2 Internal Documents

|           | Internal Documents                           |                      |
|-----------|----------------------------------------------|----------------------|
| Reference | Document                                     | Issue                |
| [INT-01]  | IOxOS Technologies Hardware Design Standards | Feb 18, 2010 v.0.1.0 |

Table 2.3. Applicable Internal Documents

| IOxOS Technologies SA | 10/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|-----------------------|--------|-----------------------------|



# **3. SHARDELD Objectives and Tasks**

### **3.1 SHARDELD Object and Scope**

Custom micro-coded components such as FPGAs, CPLDs and Structured ASICs are gaining acceptance in today's aeronautical industry due to their performance, embedded features and flexibility.

The development of programmable Airborne Electronic Hardware (AEH) using these components for safety critical applications requires a design flow involving commercial Computer-Assisted Engineering (CAE) tools with a high degree of complexity.

The way these tools are used for both design and verification activities may have an important impact in terms of safety.

The object of the SHARDELD study is to identify the most relevant commercial CAE tools which are used for the development of programmable AEH, with the purpose of recording their advantages and limitations, safety benefits and risks, and elaborating a comprehensive list of best practices, recommendations and guidelines in order to reduce the safety risks while keeping their effectiveness.

This study is not intended to replace good design techniques; it focuses on how tools should be used to increase reliability. No development tool can be as efficient as proper design style.

Within the framework of the SHARDELD study, programmable AEH applies to the following custom micro-coded components or PLD (Programmable Logic Devices): CPLDs, FPGAs and structured ASICs.

### **3.2 SHARDELD Tasks**

The following sections summarize the activities planned by IOxOS Technologies in order to accomplish the tasks indicated in the study, which are described in the Specifications attached to the Invitation to Negotiate EASA.2011.NP.33 [EXT-01].

### 3.2.1 Task 1: Selection of Types of Tools Needing Assessment

The first task aims to identify the types of tools used for the development of programmable AEH, as well as to determine which types of tools should be covered by the study on the basis of complexity and/or configuration criteria.

To accomplish this task the following activities are planned:

- 1. Identification of the types of tools used for the development of programmable AEH: Two main types are identified as key tools within any design flow:
  - Design tools
  - Verification tools
- 2. Evaluation of alternative and/or complementary types of tools such as:
  - HDL Rule Checkers (also known as linters)

| IOxOS Technologies SA | 11/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



- Clock Domain Crossing (CDC) analysers
- Logical Equivalence Checking (LEC) tools
- Assertion-Based Verification (ABV) tools
- 3. Selection of the types of tools to be reviewed in the framework of the study after evaluating their complexity in terms of functional features and configuration. IOxOS Technologies experience with most of these tools, together with the feedback from PLD tool vendors and FAEs, is essential to perform this activity, which will be the backbone of the study

IOxOS Technologies Hardware Design Standards already includes guidelines for the design tools identified in the first activity -synthesis and place and route tools- which reinforces the fact that these type of tools should be considered for further assessment.

### **3.2.2 Task 2: Survey Available Commercial Tools**

The purpose of this task is to identify the tools available on the market, within the types of tools selected in the previous task, which are relevant for the study. It also aims to assess these tools in order to determine their limitations, benefits, and the different methods followed to fulfil ED-80/DO-254 objectives in terms of tool assessment and qualification.

The following activities will be carried out:

- 1. Identification of the custom micro-coded components (types and vendors) which are used as programmable AEH: This activity helps to be more selective when considering tools provided by PLD vendors
- 2. Commercial tools survey: Based on IOxOS Technologies own experience and feedback from PLD tool vendors and FAEs
- 3. Aircraft and equipment manufacturers consultation: IOxOS Technologies close contact with aircraft and equipment manufacturers together with the support of EASA, will be useful when carrying out this consultation
- 4. Assessment of the selected commercial tools, in order to provide a comparison table which contains detailed information on the following aspects:
  - Tools limitations due to functional features and configuration options
  - Technical features and benefits
  - Tool complexity
  - Known technical issues and their impact on safety
  - Integration within design life cycles requiring compliance with ED-80/DO-254 guidance:
    - ✓ Data availability from tool vendors (problem reports)
    - ✓ Relevant service experience
    - ✓ Tool assessment and qualification

This activity is based in IOxOS Technologies experience with design tools, as well as on additional research tasks and feedback from PLD tool vendors and FAEs

| 12/153 | SHARDELD_Final_Study_Report |
|--------|-----------------------------|
|        | 12/153                      |



### **3.2.3** Task 3: Design Tools Usage Assessment

This task aims to assess the effects of different configuration options and functionalities of the tools selected in the previous task.

The following activities are planned:

- 1. Assessment of different configuration options for each selected commercial CAE tool: Benefits and risks in terms of safety
- 2. Assessment of embedded functionalities for each selected commercial CAE tool: Benefits and risks in terms of safety
- 3. Elaboration of a comprehensive list of best practices, recommendations and guidelines in order to maximize the tools effectiveness while reducing the safety risks
- 4. Develop recommendations to amend the EASA Certification Memorandum "Development Assurance of Airborne Electronic Hardware" CM-SWCEH-001 [EXT-02]

| IOxOS Technologies SA | 13/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



# 4. Task 1: Selection of Type of Tools Needing Assessment

The first task of the SHARDELD study aims to identify the types of tools used for the development of programmable AEH. It also aims to ascertain which types should be subject to a more detailed assessment on the basis of complexity and/or configuration criteria.

The following sections describe the activities performed in order to carry out this task.

# 4.1 Identification of the types of tools used for the development of programmable AEH:

Figure 4.1 illustrates the design life cycle for the development of AEH, including the mapping of the main processes with the corresponding sections described in ED-80/DO-254 and the usual tool flow. The purpose of the SHARDELD study is to cover the tools which can be used in the following development processes:

- Conceptual design: As stated in ED-80/DO-254 §5.2, "The conceptual design process produces a high-level design concept that may be assessed to determine the potential for the resulting design implementation to meet the requirements. This may be accomplished using such items as functional block diagrams, design and architecture descriptions, circuit card assembly outlines, and chassis sketches"
- Detailed design: Mentioned in ED-80/DO-254 §5.3, "The detailed design process produces detailed design data using the hardware item specification and conceptual design as the basis for the detailed design"
- Validation and Verification: Defined in ED-80/DO-254 §6 as follows, "The validation process provides assurance that the hardware item derived requirements are correct and complete with respect to system requirements allocated to the hardware item. The verification process provides assurance that the hardware item implementation meets all of the hardware requirements, including derived requirements"

Consequently, the tools used for the development of programmable AEH can be divided into two main groups:

- Design tools: CAE tools used to perform the tasks concerning both conceptual and detailed design processes. A brief description of the main tools is provided in § 4.1.1 of this interim report
- Verification tools: These tools may be used for the purpose of validation and verification. This group can also be divided into two categories, depending on the verification approach:
  - ✓ Dynamic verification tools: This approach is based on the generation of test vectors to exercise the design under verification (DUV). HDL simulators are key tools to carry out this process (refer to § 4.1.2.1)
  - ✓ Static verification tools: Static verification makes a comprehensive analysis of the DUV behaviour using logic and discrete mathematics, with the aim of specifying and designing accurate simulation models for analysis purposes (refer to § 4.1.2.2)

| IOxOS Technologies SA | 14/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
| IOxOS Technologies SA | 14/153 | SHARDELD_Final_Study_Report |



§ 5.2 identifies and describes the verification tools considered alternative and/or complementary, including formal verification methods. The latter are identified in ED-80/DO-254 Appendix B, "Design assurance considerations for level A and B functions" §3.3, as advanced verification methods.



Figure 4.1. AEH Design Life Cycle and Typical Development Tool Flow

| SHARDELD_Final_Study_Report |
|-----------------------------|
|                             |



### 4.1.1 Design Tools

Design tools generate the detailed design data which produces the hardware item. In the framework of programmable AEH, design entry editors, synthesis and place and route tools, are identified in any design flow. Detailed design data usually corresponds to an RTL (Register Transfer Level) HDL (Hardware Description Language) description, user-defined timing and physical constraints files, and scripts for controlling the automated transformations.

#### 4.1.1.1 Design Entry Tools

#### 4.1.1.1.1 Introduction to Design Entry

Design entry tools which may be used during the conceptual design process range from text editors -for handwritten HDL code- to graphical editors or modelling languages to automatically generate the HDL high-level description of the design.

#### 4.1.1.1.2 Design Entry Tools

Standard text editors may be used to produce handwritten HDL code. HDL templates are usually available for most of text editors.

Graphical design editors combines different methods of design entry, such as block diagrams, flow charts, state diagrams for Finite State Machine (FSM) description, truth tables and HDL code.

Design entry can also be done following a Model-Based Design (MBD) approach. This methodology uses high-level modelling languages -such as Matlab/Simulink- to automatically generate HDL code.

The output of this type of tool is the RTL HDL description, directly handwritten or automatically generated from a high-level graphical description or modelling language, using the hardware requirements as input.

#### 4.1.1.1.3 Tool Assessment and Qualification

As stated in ED-80/DO-254 §11.4 "When design tools are used to generate the hardware item or the hardware design, an error in the tool could introduce an error in the hardware item [...] Prior to the use of a tool, a tool assessment should be performed. The results of this assessment and, if necessary, tool qualification should be recorded and maintained".

Tool assessment is mandatory for design tools used in the development of hardware items with Design Assurance Level (DAL) A, B and C. Additionally, ED-80/DO-254 §11.4.1 provides a flow chart indicating tool assessment considerations and activities, together with guidance to determine when tool qualification is needed. The first recommended approach is an independent assessment of the tool output.

In addition, CM-SWCEH-001 §8.4.2.1 item (i) establishes that "If a Hardware Description Language (HDL) is used, an HDL code review against the conceptual design and requirements should be performed".

| IOxOS Technologies SA 16/153 SHARDELD_Final_Study_Report |
|----------------------------------------------------------|
|----------------------------------------------------------|



Consequently, the output of any design entry tool -which is the RTL HDL descriptionshould be independently reviewed against the hardware requirements and also with the purpose of establishing that the coding rules specified in the Hardware Design Standards have been followed. These reviews make no further tool assessment necessary.

#### 4.1.1.1.4 Configuration Management

As set out in ED-80/DO-254 §7, "The configuration management process is intended to provide the ability to consistently replicate the configuration item, regenerate the information if necessary and modify the configuration item in a controlled fashion if modification is necessary".

In order to fulfill the configuration management objectives, all the files used by the tool to produce its output -the RTL HDL description- should be subject to revision control, using software tools such as CVS or SVN among others, as part of the configuration management process. The design entry tool version also needs to be tracked, complying with ED-80/DO-254 §5 statement: *"The design representation should allow the hardware item to be consistently replicated"*.

#### 4.1.1.2 Synthesis Tools

#### 4.1.1.2.1 Introduction to Synthesis Process

Synthesis is the process which translates the RTL HDL description into a network of logic elements. This process can also be considered as a logic synthesis to distinguish between this function and the physical synthesis, which is a complementary advanced optimization method for timing closure purposes.

Synthesis is a mandatory process for the development of programmable AEH.

#### 4.1.1.2.2 Synthesis Tools

The CAE tool that performs the logic synthesis may be provided by third party EDA (Electronic Design Automation) tool manufacturers or by the PLD vendor as part of an Integrated Development Environment (IDE).

The synthesis tool takes as inputs the high-level HDL description together with the userdefined timing constraint file. The RTL HDL description may contain dedicated attributes which are interpreted by the synthesis tool as directives to improve area and/or timing performance, and keep control of the automated process.

The outputs of the synthesis tool are a gate level netlist together with a comprehensive synthesis report.

The tool can also generate a back-annotated HDL model for post-synthesis simulation.

#### 4.1.1.2.3 Additional Functions of Synthesis Tools

Some synthesis tools offer additional functions to enhance the synthesis process, such as:

• Graphical edition for FSM inspection and edition

| IOxOS Technologies SA | 17/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|-----------------------|--------|-----------------------------|



- Triple Modular Redundancy (TMR) to mitigate Single Event Upset (SEU) phenomena. This method automatically implements each register in triplicate, together with a vote-based mechanism to determine the register's true state. This additional logic is generally very difficult to verify
- FSM compilation for automated FSM extraction and optimization
- Incremental synthesis: It is part of the incremental design methodology which aims to reduce the synthesis time on high-density designs preserving the synthesis results of unchanged logic. This feature also targets modular design allowing multiple designers to work independently on parts of the same design
- Optimization methods to improve area and/or timing performance: Resource sharing, retiming, pipelining, and register duplication among others

#### 4.1.1.2.4 Tool Assessment and Qualification

Regarding tool assessment and qualification, synthesis tools are considered design tools. The independent assessment of the tool output can be done by combining different methods:

- Post-synthesis simulation of the back-annotated HDL model to be matched with the results of the RTL functional simulation
- Visual inspection of the synthesis output focusing on critical design items, such as reset logic, additional mitigation logic, and FSM implementation among others (the graphic viewer provided by the tool may lighten this task)
- Use of Logic Equivalence Checking (LEC) tools to formally prove that the netlist produced by the synthesis tool and the RTL HDL description have the same behaviour (§ 4.2.3 provides a more detailed description of LEC)

These methods aim to assess that no tool option will change the behaviour of the design, being in line with CM-SWCEH-001 §8.4.2.2 item (e) statement: "An analysis of the process used to perform the synthesis, place and route should confirm that the verification of the device requirements demonstrates the behaviour of the implementation of the device".

#### 4.1.1.2.5 Configuration Management

Most synthesis tools support script languages such as Tcl (Tool Command Language) for flow automation and tool configuration. The use of scripts also increases the traceability and reproducibility of the design process. Scripts can be subject to revision control (CVS, and SVN among others) as part of the configuration management process.

The further assessment of the selected synthesis tools will clearly identify the type of files to be subject to revision control.

Synthesis tool version should also be tracked together with the design technology libraries used for synthesis, complying with ED-80/DO-254 §5 statement: *"The design representation should allow the hardware item to be consistently replicated"*.

| IOxOS Technologies SA | 18/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 4.1.1.3 Place and Route Tools

#### 4.1.1.3.1 Introduction to Place and Route Process

These tools include several processes where the elements of the netlist generated by the synthesis tool are mapped in the PLD physical resources (place) and connected together (route) to implement the specified function. The output of this process is a fully routed gate level netlist, which is used to generate the binary file to be downloaded in the programmable AEH.

Place and route are mandatory processes for the development of programmable AEH.

#### 4.1.1.3.2 Place and Route Tools

Place and route tools are provided by the PLD vendor, frequently integrated into an IDE, which is a comprehensive set of tools covering both design and verification activities.

This type of tool uses the gate level netlist produced by the synthesis tool together with a user-defined file recording timing and placement constraints.

The outputs of the place and route tool are a fully routed gate level netlist, and several reports covering the different processes (translation, mapping, place and route, pad location and asynchronous delay reports among others).

Place and route tools include the function to generate the device programming file.

The tool can also generate a back-annotated HDL model with timing information (including internal routing delays) for post-place and route simulation.

#### 4.1.1.3.3 Additional Functions of Place and Route Tools

Usually, place and route tools are provided by the PLD vendor as part of an IDE. These development environments provide additional functions to enhance the place and route process, which may include:

- Physical synthesis: This function takes as input the netlist generated by the logic synthesis tool and creates a new optimized netlist based on detailed placement and timing information, which is obtained after performing place and route and Static Timing Analysis (STA), in order to fulfill timing, area and routability requirements. This process may require several iterations before meeting its goals
- Incremental compilation: Same principle as incremental synthesis, reduce the compilation time on high-density designs preserving the compilation results of unchanged logic
- Floorplanning: Graphical tool which allows the designer to manually map selected parts of the design onto the target device. This function is recommended for high-density and/or timing critical designs

#### 4.1.1.3.4 Tool Assessment and Qualification

In terms of tool assessment and qualification, place and route tools are considered design tools. The independent assessment of the tool output can be done by combining different

| IOxOS Technologies SA | 19/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



methods:

- Post-place and route simulation of the back-annotated HDL model to be matched with the results of the RTL functional simulation
- Visual inspection of the place and route output focusing on critical design items as with synthesis tools (the graphic viewer provided by the tool may lighten this task)
- Physical tests on the programmed device
- Use of LEC tools to formally prove that the netlist produced by the place and route tool and the RTL HDL description have the same behaviour (§ 4.2.3 provides a more detailed description of LEC)

These methods aim to assess that no tool option will change the behaviour of the design, being in line with CM-SWCEH-001 §8.4.2.2 item (e) statement: "An analysis of the process used to perform the synthesis, place and route should confirm that the verification of the device requirements demonstrates the behaviour of the implementation of the device".

#### 4.1.1.3.5 Configuration Management

As with synthesis tools, most place and route tools support script languages for flow automation and tool configuration. These scripts can be subject to revision control (CVS, and SVN among others) as part of the configuration management process.

The further assessment of the selected place and route tools will clearly identify the type of files to be subject to revision control.

Place and route tool version also needs to be tracked together with the design technology libraries used to carry out the place and route processes and STA, complying with ED-80/DO-254 §5 statement: *"The design representation should allow the hardware item to be consistently replicated"*.

| IOxOS Technologies SA | 20/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



### 4.1.2 Verification Tools

CAE tools used for the purpose of validation and verification. This group can be divided into two categories, depending on the verification approach: Dynamic and Static verification tools.

#### 4.1.2.1 Dynamic Verification Approach

#### 4.1.2.1.1 Introduction to Dynamic Verification

This approach is based on the generation of test vectors to exercise the DUV, which is instantiated in a testbench. The outputs recorded in log files and displayed in waveform viewers are matched against the expected results to verify the correctness of the design.

Figure 4.2 depicts a standard dynamic simulation environment. Bus Functional Models (BFM) are used within the testbench to emulate peripheral devices.



Figure 4.2. Dynamic Simulation Environment

In order to fulfill the verification objectives defined by ED-80/DO-254 §6.2.1, the test vectors should be produced by requirement-based test cases described in the test plan with clearly defined acceptance test criteria.

| IOxOS Technologies SA | 21/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



Functional simulation can be performed at different levels within the design flow depending on the format of the instantiated DUV while keeping almost the same simulation environment (with the exception of simulation libraries). This capability provides a verification mean to each level of the implementation, showing compliance with CM-SWCEH-001 §8.4.2.2 item (b) statement: *"The PHAC (or HVP) should define and justify for each level of implementation (Register Transfer Level – RTL, post layout, physical device, board level) the type of planned verification activity (test, simulation, analysis, inspection...)."* 

The different simulations are:

- RTL simulation: The RTL HDL description is used as DUV. The whole design can be simulated (top level) or some functions can be isolated for unitary simulation (block or cluster level). Code coverage is performed by the HDL simulator at this level
- Post-Synthesis simulation: The DUV is the back-annotated HDL model produced by the synthesis tool. This simulation contributes to verify the consistency of the results obtained in the functional simulation while providing an independent assessment of the synthesis tool output
- Post-Place and route simulation: The back-annotated HDL model with additional routing delay timing information is used as DUV. This simulation level, which also contributes to assess the place and route tool output, is a time-consuming method, but it can be useful to verify the following design features:
  - ✓ Power up and reset operation
  - ✓ Critical asynchronous paths not covered by STA
  - ✓ User-defined timing constraints also used in STA
  - ✓ Design behaviour under temperature and voltage variations
  - ✓ Accuracy of models used in RTL simulation to emulate the vendorspecific macro functions
  - ✓ Operation of external interfaces, by using testbenches featuring accurate BFMs to emulate peripherals and physical parameters such as board signal delays

Functional simulation offers high visibility and accessibility to the DUV; It can provide an independent assessment of the design tools and it can also perform elemental analysis (code coverage after RTL simulation). The high degree of accessibility allows the designer to force internal signals for fault injection purposes, allowing the simulation of the DUV under abnormal conditions.

Functional simulation is well complemented with STA, which provides a comprehensive analysis of all paths within the design, highlighting critical paths and providing an accurate estimation of the design operating frequency. The combination of these two verification means is extensively used in programmable AEH design flows to prove the correctness of functionality and timing.

The use of assertions can increase the effectiveness of the functional simulation. § 4.2.4 describes the use of assertions in simulation, its advantages and its limitations.

| IOxOS Technologies SA | 22/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |

#### 4.1.2.1.2 Dynamic Verification Tools

HDL simulators are the type of tool used to perform this verification methodology. Most of them support Dynamic Assertion Based Verification (ABV) by using advanced HDL languages, such as System Verilog and specific assertion languages such as PSL (Property Specification Language), SVA (System Verilog Assertions) and OVA (Open Vera Assertions). § 4.2.4 provides an overview of ABV methodologies.

#### 4.1.2.1.3 Elemental Analysis: Code Coverage

ED-80/DO-254 Appendix B, "Design assurance considerations for level A and B functions" §3.3, specifies several methods in order to add design assurance for most critical levels. Elemental analysis is an accepted method when developing programmable AEH. When HDL is used for the detailed design description, then code coverage is an acceptable means of elemental analysis.

In addition, CM-SWCEH-001 §8.4.2.1 item (g) states that: "If a Hardware Description Language (HDL), as defined in ED-80/DO-254, is used, an HDL code coverage measurement is an acceptable means to assess the way the HDL code has been exercised during device functional verification by simulation. The HDL code coverage at sub-function level may alleviate the HDL code coverage measurement at device level".

Code coverage can be used to validate the completion of verification activities when it is performed as a result of requirement-based simulation. Acceptance criteria in terms of coverage rate should be established early on the hardware design life cycle, ideally in the PHAC or HVP.

Code coverage is performed by the HDL simulator during the RTL simulation of the whole design. However, the aim of attaining full coverage may be very difficult to achieve using requirement-based test vectors only. Block unitary simulation may be performed to assess that non-covered code elements (statements, conditions, expressions) are successfully exercised at a lower level.

Most HDL simulators are able to provide the HDL code coverage metrics required for DAL A and B designs, which include:

- Statement coverage: It checks that every executable statement has been reached. A statement is a line of code that ends in a semicolon (;)
- Branch coverage: It checks if all the possible branch directions were exercised. This metric is also known as decision coverage
- Condition coverage: It checks that all conditions for taking a branch were exercised
- Expression coverage: It checks that every input to an expression has taken both the true and false values under conditions that allow the input control the output

CM-SWCEH-001 §8.4.2.1 item (g) states that: "*The non-covered areas should be analysed and justified with the objective of reaching those coverage criteria*". Consequently, the non-covered code elements needs to be analysed and one of the following actions should be taken:

• Add a test case if there is a requirement associated to the non-covered code

| IOxOS Technologies SA | 23/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



- Add a requirement together with a test case to verify it if the non-covered code is necessary and there is no requirement associated
- Remove the non-covered code if it is not necessary
- Perform a safety analysis if the non-covered code is necessary but very difficult to verify

#### 4.1.2.1.4 Tool Assessment and Qualification

As stated in ED-80/DO-254 §11.4 "When verification tools are used to verify the hardware item, an error in the tool may cause the tool to fail to detect an error in the hardware item or hardware design. Prior to the use of a tool, a tool assessment should be performed. The results of this assessment and, if necessary, tool qualification should be recorded and maintained".

Tool assessment is mandatory for verification tools used in the development of hardware items with DAL A and B.

The independent assessment of the HDL simulator output may be performed by running two HDL simulators in parallel under the same verification environment. The simulation results of both tools can be compared through inspection of waveform viewers and output log files.

The verification processes supported by the HDL simulator should be identified and documented. The limitations and aspects not verified by the tool and the use of other verification methods to cover these aspects, such as STA to verify timing performance under worst-case conditions, should also be documented.

Concerning the code coverage function, as stated in ED-80/DO-254 §11.4.1 item (4), no further assessment is necessary if code coverage metrics are used to assess the completion of the verification process.

#### 4.1.2.1.5 Configuration Management

HDL simulators support script languages for tool operation and configuration. These scripts can be subject to revision control (CVS, and SVN among others). Verification means used within the simulation environment such as testbenches and BFM needs to be also subject to revision control as part of the configuration management process.

The further assessment of the HDL simulators will clearly identify the type of files to be subject to revision control.

HDL simulation tool version should also be tracked together with the design technology libraries used for simulation. These libraries are linked with the ones used by the place and route tool.

| IOxOS Technologies SA | 24/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 4.1.2.2 Static Verification Approach

#### 4.1.2.2.1 Introduction to Static Verification

Static verification makes a comprehensive analysis of the DUV behaviour using logic and discrete mathematics, aiming at specifying and designing accurate simulation models for analysis purposes.

Among the static verification methods, Static Timing Analysis (STA) is a highly recognized method which is broadly used in programmable AEH design flows.

STA is a comprehensive technique of analysis used to validate the timing performance of a design by checking all possible paths (real or potential false paths) for timing violations under worst-case conditions. This analysis considers the worst possible delay through each logic element, but not the logical operation of the circuit.

The user-defined timing constraints file is used as an input for STA, which performs its analysis in four different stages:

- Identification of timing paths (critical, false, multi-cycle, single, worst and best paths among others) in the DUV
- Calculation of propagation delay along each path
- Checks for timing constraints violations, applying Process-Voltage-Temperature (PVT) variations to assess the timing performance of the DUV under a range of operating conditions
- Reports timing results expressed as a positive slack or a negative slack. A negative slack indicates timing violation

The analysis of timing paths may also include:

- Clock Domain Crossing (CDC) analysis, since paths crossing multiple clock domains are also taken into account
- Analysis of combinational loop structures
- Designs with DCM (Digital Control Manager) or PLL (Phase-Locked Loop) macro-functions, including advanced timing features such as clock multiplication, division, or phase shifting

§ 4.1.4 mentions other static verification techniques which are considered as advanced verification methods.

#### 4.1.2.2.2 Static Timing Analysis (STA) Tools

STA tools may be provided by third party EDA tool manufacturers or by the PLD vendor as part of a design environment (IDE). Nevertheless, for the development of programmable AEH, it is expected that STA tools from PLD vendors obtain more accurate results, since the analysis is performed on the design after placement and routing and, therefore, on the basis of detailed physical information which may not be available to the third party EDA tool.

STA is closely linked to place and route processes, allowing the designer to identify

| IOxOS Technologies SA | 25/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



failing paths -not meeting timing- to correct them by defining new constraints and/or modifying the RTL HDL description.

#### 4.1.2.2.3 Tool Assessment and Qualification

In terms of tool assessment and qualification, STA tools are considered verification tools. The independent assessment of the tool output can be done by combining different methods:

- Post-place and route simulation of the back-annotated HDL model to check that no timing violation is triggered by the test vectors
- Visual inspection of the STA output report focusing on critical design items (critical, false and multi-cycle paths, CDC, and advanced timing features introduced by macro-functions such as DCM and PLL)
- Physical tests on the programmed device

These methods aim to assess that no tool option will change the behaviour of the design, being in line with CM-SWCEH-001 §8.4.2.2 item (e) statement: "An analysis of the process used to perform the synthesis, place and route should confirm that the verification of the device requirements demonstrates the behaviour of the implementation of the device".

#### 4.1.2.2.4 Configuration Management

STA tools support script languages for tool operation and configuration. These scripts can be subject to revision control (CVS, and SVN among others). The user-defined timing constraints file needs to be also subject to revision control as part of the configuration management process.

The further assessment of the selected STA tools will clearly identify the type of files to be subject to revision control.

STA tool version should also be tracked together with the design technology libraries used for the analysis.

| IOxOS Technologies SA | 26/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



### **4.1.3** Integrated Development Environments (IDE)

Usually, place and route tools are provided by the PLD vendor as part of an IDE. These development environments provide a comprehensive set of tools covering both design and verification activities along the design flow. These IDE may include, besides the place and route and the additional functions mentioned on § 4.1.1.3.3, the following tools:

- Graphical HDL entry: Embedded design entry tool mixing graphics (such as schematic and state diagram for FSM) and text, providing automated generation of hierarchical HDL code
- PLD vendor-specific logical synthesis tool: Some of the main PLD vendors offer their own integrated synthesis engine optimized for their devices
- Power consumption analysis: This function gives a power estimation based on design's logic resource usage, toggle rates, and I/O loading among other factors. Its accuracy is highly dependent on the accuracy of the input data provided by the designer
- Static timing analysis (STA): Major function for timing verification, which is the process of verifying that the design meets the defined timing constraints. This analysis should be performed on the design after placement and routing in order to get accurate results (refer to § 4.1.2.2.1 and § 4.1.2.2.2 for a more detailed description). STA is closely linked to place and route processes, allowing the designer to identify failing paths -not meeting timing- to correct them
- HDL simulation: These simulators, provided by the PLD vendor or by a third party CAE vendor, are directly integrated within the place and route flow
- Embedded logic analysis: Configurable Soft IP cores for signal capture and monitor purposes which are directly instantiated into the design, allowing to view any selected internal signal or node upon preconfigured trigger conditions in real-time. Monitored signals are accessed through the device's physical resources such as its JTAG port

| 2//105 |
|--------|
|--------|



### 4.1.4 Alternative and/or Complementary Types of Tools

This category encompasses verification methods which are gaining acceptance in today's programmable logic devices industry and, consequently, may also become useful for the development of programmable AEH.

Most of these verification methods are identified in ED-80/DO-254 Appendix B, "Design assurance considerations for level A and B functions" §3.3, as advanced verification methods: Safety-specific analysis and formal methods.

Types of tools within this category include:

- HDL Rule Checkers
- Clock Domain Crossing (CDC) analysers
- Logic Equivalence Checking (LEC) tools
- Assertion-Based Verification (ABV) methods:
  - Dynamic ABV tools (dynamic approach)
  - Formal Model Checking tools (static approach)

§ 4.2 aims to assess the types of tools used to perform these advanced verification methods, highlighting the following aspects:

- Tool position within the programmable AEH design flow
- Coverage of verification objectives as defined by ED-80/DO-254 §6.2.1
- Advantages, disadvantages and limitations

| IOxOS Technologies SA | 28/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



### **4.2 Evaluation of Alternative and/or Complementary Types of Tools**

This section focuses on the types of tools which are gaining acceptance in today's industry as a useful part of complex design flows. Most of them may be also suitable for the development of programmable AEH. This section provides an overview of these types of tools together with their advantages, disadvantages and limitations. Finally, this section draws a number of conclusions about the role of each type of tool within the programmable AEH design flow.

The alternative and/or complementary types of tools assessed are:

- HDL Rule Checkers, also known as HDL linters
- Clock Domain Crossing (CDC) analysers
- Logic Equivalence Checking (LEC) tools
- Assertion-Based Verification (ABV) tools

### 4.2.1 HDL Rule Checkers (Linters)

#### 4.2.1.1 Introduction to HDL Rule Checking

HDL rule checking is an static verification method which performs syntax and semantic checks of the HDL source code (VHDL, Verilog and System Verilog) against a set of rules. These rules, which can be complemented by user-defined directives, cover several areas which include naming and RTL coding conventions, improvement of simulation performance, reset and clock connectivity issues, and detection of potential errors.

#### 4.2.1.2 HDL Rule Checkers within the AEH Design Flow

HDL rule checkers, also known as HDL linters, take the HDL RTL description as an input, and may, in some cases, accept the addition of user-defined rules to be checked. These additional rules can be extracted from the coding rules recorded in the Hardware Design Standards.

The tool generates a complete report gathering all the results after checking the HDL source code.

#### 4.2.1.3 ED-80/DO-254 Verification Objectives

HDL rule checking is a static verification method which is independent from the requirementbased verification approach. Therefore, the design is not verified against its requirements and traceability is neither assessed.

Acceptance test criteria is based on the absence of checking errors and analysis of warnings. In case of errors, the HDL source code should be corrected and a further analysis should be carried out to ensure that these modifications have no impact in terms of safety.

HDL rule checking may help in establishing conformance with Hardware Design Standards, as recommended in CM-SWCEH-001 §8.4.2.1 item (f) "If a Hardware Description Language (HDL), as defined in ED-80/DO-254, is used, coding standards for a proper use of this

| IOxOS Technologies SA | 29/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



language should be defined. [...] Conformance to those standards should be established".

#### 4.2.1.4 Advantages

HDL rule checkers can be used to lighten the RTL source code reviews against the coding rules specified in the Hardware Design Standards, increasing the productivity of the design team. The reports generated by the tool may be used as an effective way of documentation.

#### 4.2.1.5 Disadvantages and Limitations

HDL rule checkers do not fully replace code reviews. As a static verification method, HDL rule checking is not intended to verify the RTL source code against its functional requirements and architectural decisions as stated in CM-SWCEH-001 §8.4.2.1 item (i) *"If a Hardware Description Language (HDL) is used, an HDL code review against the conceptual design and requirements should be performed"*. Therefore, code reviews are still necessary.

HDL rule checkers are automated tools which may require tool assessment involving additional reviews of the outputs or even a basic tool qualification.

#### 4.2.1.6 Conclusions

HDL rule checkers are not a replacement of HDL code reviews, but they can contribute to lighten the review process, especially for large designs.

### 4.2.2 Clock Domain Crossing (CDC) Analysers

#### 4.2.2.1 Introduction to CDC Analysis

In today's multi-clock designs, synchronize signals that cross unrelated time domains have become an important issue. Clock Domain Crossing (CDC) may be at the origin of the following failures:

- Metastability: This issue may occur when the data input changes too close to the clock edges (setup or hold violation). In such cases, the FF cannot decide whether its output should be a logic '1' or a logic '0' for a long time
- Race/skew errors: The same signal is not arriving to all the destination FF at the same time, which means that only some of them are detecting the event
- Data loss: The destination clock domain may not register the source data in the very first cycle due to metastability
- Data inconsistency: Multiple signals are crossing from one clock domain to another, and each signal is synchronized separately

CDC analysis may become important to identify timing errors which are not detected neither by functional simulation nor by STA (because most of STA tools treat CDC paths as exceptions and ignore them). The use of CDC analysis tools may be useful to perform this analysis.

| IOxOS Technologies SA | 30/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 4.2.2.2 CDC within the AEH Design Flow

Figure 4.3 shows the CDC analysis tool within the programmable AEH design flow. The CDC analysis is performed on the HDL RTL source code.



Figure 4.3. CDC Analysis Tool within AEH Design Flow

#### 4.2.2.3 ED-80/DO-254 Verification Objectives

CDC analysis can be used to verify that the design meets some specific requirements regarding timing performance.

Acceptance test criteria is based on the absence of checking errors and analysis of warnings. In case of errors, the HDL source code should be corrected and a further analysis should be done to ensure that these modifications have no impact in terms of safety.

| IOxOS Technologies SA | 31/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 4.2.2.4 Advantages

Some CDC analysis tools feature automated metastability injection which can be combined with functional simulation in order to find complex CDC reconvergence bugs.

This type of tool is useful to identify all the CDC paths for a more detailed analysis, and particularly helpful for large designs.

#### 4.2.2.5 Disadvantages and Limitations

The CDC analysis is directly performed on the RTL HDL code. Therefore, an inappropriate use of design tools -synthesis and place and route- may introduce errors in CDC paths which were originally well designed and flagged as correct after CDC analysis.

A case study is the replication of the second FF of a synchronizer made of two cascaded FF. This replication may be introduced by the synthesis tool due to fanout limitations, and will induce data inconsistency along the design.

The CDC analysis tools generate large reports including multiple false negatives. The analysis of these false negatives may be significantly time-wasting.

These automated tools may require tool assessment involving additional reviews of the outputs or even a basic tool qualification.

#### 4.2.2.6 Conclusions

CDC tools are more suited for the design of large ASICs involving multiple clock domains, where physical tests are not possible and errors should be found before tape-out to avoid very expensive redesigns.

A CDC efficient analysis may be achieved through the combination of the following best practices and verification methods:

- Proper use of Hardware Design Standards: Most of the CDC errors come from poor design descriptions. Therefore, the proper use of Hardware Design Standards is essential. This includes coding rules and guidelines related to:
  - ✓ Coherent naming convention to identify the CDC paths and ease the analysis
  - $\checkmark$  Clock and reset design practices for proper synchronization
  - ✓ Clock domain crossing design: Synchronization techniques for single and multiple signals to avoid reconvergence issues, data loss and inconsistency
- RTL analysis and review to assess the right implementation of design standards
- Use of extra timing constraints specific to CDC
- Functional simulation
- STA to identify the CDC paths
- Constrain synthesis and place and route tools to ensure that no optimization is made on CDC paths
- Review synthesis and place and route reports to ensure that no optimization is made on CDC paths

| 32/153 | SHARDELD_Final_Study_Report |
|--------|-----------------------------|
|        | 32/153                      |



For programmable AEH requiring multiple clock domains, CDC analysis tools may be a useful complement but should not replace the above mentioned verification means.

### 4.2.3 Logic Equivalence Checking (LEC)

#### 4.2.3.1 Introduction to LEC

Logic Equivalence Checking (LEC) is a static verification method used to formally prove that two representations of a design have the same behaviour. This method can be applied at different levels within the design flow, comparing the RTL HDL description, the netlist generated after synthesis, and the netlist after place and route.

The RTL HDL description used as reference source, also known as "golden netlist", should be the design fully verified.

In some cases, this method is used as an additional step in the verification process to check that Engineering Change Orders (ECO) have not introduced any error.

#### 4.2.3.2 LEC Within the AEH Design Flow

Figure 4.4 shows the LEC verification method within the programmable AEH design flow.



Figure 4.4. LEC Analysis within AEH Design Flow

| IOxOS Technologies SA | 33/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



LEC can be used in two steps:

- RTL to Synthesis Verification: The post-synthesis netlist is compared against the original RTL HDL description (golden netlist). To perform this process, the LEC tool requires additional information concerning synthesis constrains and optimization directives. Such data is provided by the synthesis tool
- Synthesis to place and route Verification: This method compares the netlist generated by the place and route tool with the netlist generated after synthesis.

#### 4.2.3.3 ED-80/DO-254 Verification Objectives

LEC analysis is a static verification method which is independent from the requirement-based verification approach. Therefore the design is not verified against its requirements, neither traceability is assessed.

Acceptance test criteria is based on the absence of checking errors and analysis of warnings. In case of errors, and assuming that the HDL source code has been fully verified (golden netlist), the settings of the tool that generated the faulty netlist should be reassessed.

LEC analysis may help in assessing the equivalence of the detailed design data through the different stages of the design flow (synthesis and place and route), as recommended in CM-SWCEH-001 §8.4.2.1 item (a) "The correctness of requirements, conceptual design data and detailed design data (including HDL or schematics) should be verified in order to ensure that detailed design data correctly and completely represent the device behaviour specified in the requirements".

#### 4.2.3.4 Advantages

LEC tools may provide evidence that both synthesis and place and route tools produced an output equivalent to the original RTL source, increasing the confidence on these types of tools. This evidence can be used for tool assessment and qualification purposes of the design tools.

The LEC analysis may reveal non-used RTL HDL code or unreachable logic.

When combined with STA, LEC analysis can lighten post-place and route simulation.

#### 4.2.3.5 Disadvantages and Limitations

Some vendor-specific macros and functions may not be supported or produce problems which may cause the LEC tool to report false differences:

- Block RAMs (especially large dual-port block RAMs), ROM and PLL functions. These macros should be declared as black boxes in order to be ignored by LEC
- Multipliers instantiated as macros or implemented in logic may not solve in some cases
- Tristate registers which may require manual matching

Some optimization techniques introduced by the synthesis tools such as retiming may not be accepted by LEC tools, whose output will show logic differences which are difficult to justify.

LEC methodology was introduced for the design of ASICs. The first generation of these tools required complex setup and big learning curves for their use within the PLD design flow. In

| IOxOS Technologies SA | 34/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |


order to overcome this challenge, the current generation of LEC tools implement advanced mapping techniques which need detailed information concerning synthesis constrains and optimization directives. This information is directly provided by the synthesis tool, increasing the risk of loosing independence.

The LEC tools also uses vendor-specific libraries. Both LEC and synthesis tool vendors should prove that there are no sensitive common points between their tools.

#### 4.2.3.6 Conclusions

LEC is not a replacement for post-place and route simulation; however, combined with STA, it may be used as a way of lightening this level of simulation, which can be partially performed.

The known issues involving the interfaces between LEC and synthesis tools may add important design constraints.

Some of LEC advantages concerning RTL HDL code debugging may be also attained by combining other verification methods, such as design reviews, elemental analysis (code coverage) or HDL rule checkers.

LEC tools can be used as an effective means for design tool assessment, for both synthesis and place and route tools. For this purpose, independence, especially between LEC and synthesis tools, needs to be assessed.

LEC tools for the development of custom micro-coded components are continuously evolving, therefore reducing the number of unresolved cases and increasing efficiency. This evolution, together with the increasing complexity of programmable AEH, makes LEC analysis a verification method to be taken into account in the foreseeable future.

#### 4.2.4 Assertion-Based Verification (ABV) Tools

#### 4.2.4.1 Introduction to ABV

Assertion-Based Verification (ABV) is a methodology which verifies the predefined properties of the design.

A property is the description of the required design behaviour, while the assertion is a directive to the verification tool aiming to verify the property. Both terms may be used interchangeably in the verification flow.

There are two main types of properties:

- Safety properties: Design characteristics bounded in time which should always hold true. It is equivalent to the statement "bad things never happen". Example: "A request is followed by acknowledge within 4 clock cycles"
- Liveness properties: Design characteristics that involve infinite sequences. It is equivalent to the statement "good things eventually happens". Example: "If external reset is deasserted, then internal reset is eventually deasserted too"

#### 4.2.4.2 Two Approaches for ABV: Dynamic and Static

ABV can be performed in two ways, depending on the method used to verify the properties:

| IOxOS Technologies SA | 35/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|-----------------------|--------|-----------------------------|



•

- Dynamic approach: Test vectors are applied to the DUV which is instantiated in a testbench containing all written simulation scenarios. This method is also known as Dynamic ABV and works together with functional simulation
- Static approach: The DUV is modelled as a mathematical entity using formal techniques in order to verify its properties. This method is also known as Formal Model Checking and does not require test vectors

Assertions are not only limited to the RTL HDL description of the DUV; they can also be integrated within some verification means used for simulation, such as BFM used in simulation testbenches.

There are assertions which are synthesizable and specific for gate level descriptions, enlarging the scope of application of ABV within the design flow.

#### 4.2.4.3 ABV Within the AEH Design Flow

Figure 4.5 shows Dynamic ABV and Formal Model Checking methods integrated within the programmable AEH design flow.



Figure 4.5. ABV within AEH Design Flow

| IOxOS Technologies SA | 36/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



Assertions can be written by the RTL designer using the following industry standard languages:

- Open Verification Library (OVL): Vendor and language-independent library of predefined assertions which allows the use of the same set of assertions across different tools and flows
- Property Specification Language (PSL): Language developed by Accellera to capture design behaviour in an executable, formal and unambiguous manner. PSL was standardized in September 2004 by the IEEE 1850 working group
- System Verilog Assertions (SVA): Set of constructs integrated within System Verilog which are meant to build assertions and to couple them with the RTL design and verification means used for simulation
- Open Vera Assertions (OVA): Open Vera is an open source verification language for the development of simulation testbenches, assertions and properties. OVA provides a declarative method to describe sequences of events and to test them for their occurrence

#### 4.2.4.4 ED-80/DO-254 Verification Objectives

ABV methodology aim to prove that the design meets the requirements, considering the definition of property as a description of the design specified behaviour. Therefore, this verification means meets the verification process objectives stated in ED-80/DO-254 §6.2.1, in the same way functional simulation does when requirement-based test cases are used to generate the test vectors for simulation.

#### 4.2.4.5 Advantages

ABV methodology meets ED-80/DO-254 verification objectives since properties can be directly mapped to the requirements.

Some assertion languages (PSL) and libraries (OVL) are standardized, making possible the use of assertions together with the main HDL used in the programmable AEH design flow, such as Verilog, VHDL and System Verilog.

Assertions improve the observability of the design, creating several observation points and enabling internal state, datapath and error pre-conditions coverage analysis.

Dynamic ABV has the following advantages:

- Tool assessment: Since the tool used for Dynamic ABV is a HDL simulator supporting assertion languages, no special considerations are needed, and the tool can be assessed as it is done when performing functional HDL simulation (refer to § 4.1.2.1.4 )
- Assertions can be propagated through the design flow, from RTL to gate level, enabling them for post-synthesis and post-place and route simulations

Furthermore, Formal Model Checking provides a comprehensive coverage, allowing the complete verification of both safety and liveness properties. It can also increase the verification of robustness, by exercising corner cases which may be very difficult to define using requirement-based test cases.

| IOxOS Technologies SA | 37/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 4.2.4.6 Disadvantages and Limitations

Assertions in general may not have the necessary level of detail to verify low-level functions and ensure a high degree of code coverage.

Dynamic ABV can lack properties coverage, since it only covers safety properties which also depend on time (each test case is bounded in time) and datapath (only selected paths are verified).

Besides, Formal Model Checking may present the following limitations:

- Tool assessment: Formal Model Checking relies on complex mathematical algorithms. This dependence may increase the difficulty of assessing the tool
- Low support among PLD vendors: This verification method is still considered a not mature technology and, therefore, it has not been supported by some of the main PLD vendors, which claim slow customer acceptance

#### 4.2.4.7 Conclusions

Dynamic ABV can be a useful complement for functional simulation, especially in terms of robustness verification.

The selection of the assertion language is a key element and it should take into account several parameters, including its own maturity, the HDL used for the RTL description, verification tool support, and the characteristics of the assertion language itself (how it interacts with the testbench, flexibility and functional coverage support).

Formal Model Checking is an interesting methodology due to its comprehensiveness but it lacks some integration in the PLD design environments and may also cause additional concerns in terms of tool assessment and qualification. Similarly to other formal approach techniques such as LEC, this formal technique will be more helpful as complexity of programmable AEH increases.

The effectiveness of both ABV approaches is highly dependent on the quality of the properties and assertions which should be defined by someone different to the RTL designer in order to ensure independence.

| IOxOS Technologies SA | 38/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



# 4.3 Selection of the Types of Tools Target of the Study

This section aims to select the types of tools -identified in the previous sections- which should be considered subject to the SHARDELD study after evaluating their relevance and complexity in terms of functional features and configuration. Selection has been made on the basis of IOxOS Technologies experience with most of the types of tools identified. The feedback from PLD tool vendors and FAEs has also been taken into account for this purpose.

#### 4.3.1 Design Tools

Design entry tools for conceptual design, such as text/graphical editors and MBD tools, are not considered subject to this study due to their relatively low level of complexity and configuration options. Regardless of the tool used for design entry, the output -which is the RTL HDL description- should be independently reviewed against the hardware requirements and also to determine whether the coding rules specified in the Hardware Design Standards have been followed. These reviews, which are also mentioned in CM-SWCEH-001 §8.4.2.1 items (a), (f) and (i), make no further tool assessment necessary.

Concerning the tools to carry out the detailed design process -synthesis and place and route toolstheir complexity is significantly higher and their outputs may be harder to assess.

Synthesis tools feature additional functions aiming at optimizing the design timing and area which can lead to unexpected gate level outputs. These include redundant paths for architectural mitigation purposes that are removed for area optimization, well-designed synchronizers intended for CDC management which are replicated due to fanout limitations, and FSM implemented with deadlock states among other undesired results. Some directives which may be related to safety critical applications, such as the *safe* attribute for FSM, may have a different interpretation depending on the tool used. Furthermore, synthesis attributes are non-standardized, that may lead the synthesis tool to ignore them.

Place and route tools also have a high degree of complexity together with an advanced set of options which could cause errors and unexpected behaviours if they are not properly used.

Even though proper HDL coding style reduces the impact of design tool interpretation and optimization, it is still necessary to control the design tool configuration and functionalities. Both design tools generate comprehensive reports that need to be reviewed. The content of these reports -and particularly the warnings- should be duly analysed and justified.

In addition, IOxOS Technologies Hardware Design Standards [INT-01] record guidelines for synthesis and place and route tools, which reinforces the fact that these type of tools, mandatory for the development of programmable AEH, should be considered for specific assessment. These guidelines show compliance with CM-SWCEH-001 §8.4.2.1 item (f) statement: "HDL coding standards usually include but are limited to: Guidelines to ensure the design will synthesize properly, rules to address the limits of design and verification tools, [...] and guidelines to reuse lessons learned from previous developments".



#### **4.3.2** Verification Tools

HDL simulators, which are extensively used in programmable AEH design flows, present a relatively low level of complexity in terms of configuration and their outputs can be more easily assessed. The effectiveness of these tools depends more on the quality of the testbenches used for simulate the DUV.

Concerning the alternative and/or complementary types of tools described in § 5.2, most of the potential issues involving these verification tools may be mitigated by a proper coding technique (described in the Hardware Design Standards) and the right use of the design tools (synthesis and place and route). Besides, their relevance and degree of integration within programmable AEH design flows is still unclear, contrary to the identified design tools, which are mandatory.

For these reasons, no specific assessment should be considered for the before mentioned verification tools.

However, there are some aspects concerning the integration of these verification tools within the design flow (for example, simulation libraries management), or their tool assessment and qualification criteria, which need to be taken into account. Consequently, generic guidelines for these types of tools should be provided even if they are not selected as a target of the SHARDELD study.

Regarding STA tools, those embedded in the design environments (IDE) provided by PLD vendors will be specifically assessed due to their high degree of interdependence with the design tools covered in the study. One item of the consultation to be carried out in the following task of the SHARDELD study will concern the use and experience with third party STA tools. Depending on the results of this consultation, selected third party STA tools may also be specifically assessed.

| IOxOS Technologies SA |
|-----------------------|
|-----------------------|



# 4.4 Conclusions of Task 1

Design tools identified in § 4.1.1, which are intended for detailed design process, i.e. synthesis, and place and route, have a level of complexity and configuration options which could lead to potential safety impact when designing programmable AEH. Therefore, both type of tools, which carry out mandatory processes for the development of programmable AEH, should be subject to a specific assessment in the framework of the SHARDELD study.

Specific assessment will consist on a detailed evaluation, in terms of configuration and embedded functions, of commercial CAE tools selected by means of a commercial tool survey and a consultation with aircraft and equipment manufacturers to be performed in the following task of the SHARDELD study.

As a result, the specific assessment will provide the following information:

- Guidelines and best practices for tool usage
- Tool limitations due to functional features and configuration options
- Technical features and benefits
- Known technical issues and their impact on safety
- Tool integration within design life cycles requiring compliance with ED-80/DO-254 guidance:
  - ✓ Data availability from tool vendors
  - ✓ Recommendations for tool assessment and qualification
  - ✓ Recommendations for configuration management
  - ✓ Relevant service experience

As stated in § 4.1.1.2.3, § 4.1.1.3.3, and § 4.1.3, both synthesis and place and route tools may include features other than the main design functions they are intended for. The assessment of these additional functionalities, which may cover both design and verification processes, will depend on the results of the consultation with aircraft and equipment manufacturers.

Regarding verification tools identified in § 4.1.2 :

- For HDL simulators, no detailed assessment will be done due to the relatively low level of complexity of these tools and the simple approach to tool assessment and qualification suggested in § 4.1.2.1.4 . Nevertheless, a generic assessment of HDL simulators will be performed to provide the following information:
  - ✓ Guidelines and best practices for tool usage
  - ✓ Highlight advantages, disadvantages and limitations
  - ✓ Overall recommendations for tool integration within design life cycles requiring compliance with ED-80/DO-254 guidance
- STA tools integrated within design environments (IDE) will be subject to a specific assessment due to their significant interaction with place and route processes

With respect to alternative and/or complementary types of tools described in § 5.2, a generic assessment of some of the identified types of tools -depending on the results of the consultation with aircraft and equipment manufacturers- will be provided, complementing the evaluation described in

| IOxOS Technologies SA | 41/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



this interim report. Additionally, the consultation will include questions about the alternative methods which are already adopted for the development of programmable AEH. The results will indicate the degree of integration of these methodologies, as well as their acceptance within the programmable AEH designer community.

Table 4.1 summarizes the type of tools identified, together with the required level of assessment in the framework of the SHARDELD study.

| Type of Tools and Required Level of Assessment |                                     |                                                                                          |                                                                                                                                                                |
|------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ED-80/DO-254<br>Related Process                | Type of Tool                        | Level of Assessment                                                                      | Rationale                                                                                                                                                      |
| Conceptual Design<br>(§5.2)                    | Design Entry                        | No further assessment required                                                           | Low level of complexity<br>Tool assessment done by RTL HDL code review                                                                                         |
| Detailed Design                                | Synthesis                           | Specific assessment                                                                      | High level of complexity and configuration                                                                                                                     |
| (§5.3)                                         | Place and route Specific assessment | options<br>These types of tools are mandatory for the<br>development of programmable AEH |                                                                                                                                                                |
|                                                |                                     |                                                                                          | The assessment of additional functions included<br>in the tools will depend on the results of the<br>consultation with aircraft and equipment<br>manufacturers |
| Dynamic                                        | HDL simulators                      | Generic assessment                                                                       | Relatively low level of complexity                                                                                                                             |
| Verification (§6)                              | Dynamic ABV                         |                                                                                          | Simple approach to tool assessment                                                                                                                             |
| Static Verification<br>(§6)                    | STA                                 | Specific assessment of STA<br>tools integrated into design<br>environments (IDE)         | Configuration settings and/or improper use may<br>have a significant impact on the design and<br>verification processes                                        |
|                                                |                                     |                                                                                          | Significant interdependence with place and route processes                                                                                                     |
|                                                | HDL Rule<br>Checkers                | Generic assessment depending on consultation results                                     | Potential issues easily mitigated with the proper<br>use of design tools, validation methods such as                                                           |
|                                                | CDC Analysers                       |                                                                                          | design reviews and well-defined RTL HDL coding style                                                                                                           |
|                                                | LEC                                 |                                                                                          | Some of this tools are not yet widely used for<br>the development of programmable AEH                                                                          |
|                                                | Formal Model<br>Checkers            | Generic assessment depending on consultation results                                     | Lack of integration in the programmable AEH design environment                                                                                                 |

Table 4.1. Summary of Types of Tools and Required Level of Assessment



# 5. Task 2: Survey Available Commercial Tools

The second task of the SHARDELD study aims to identify the tools available on the market, within the types of tools selected in the previous task, which are relevant for the study. It also aims to assess these tools in order to determine their limitations, benefits, and the different methods followed by the programmable AEH designer community to fulfil ED-80/DO-254 objectives in terms of tool assessment and qualification.

To achieve this objective, a consultation has been addressed to relevant aircraft and equipment manufacturers. The consultation is organized into the following four sections, each one including an specific questionnaire:

- Section 1: Identification of commercial CAE tools within the types of tools selected for specific assessment (synthesis, place and route and STA) and HDL simulation tools
- Section 2: Tool Assessment and Qualification approach and methods for the selected tools
- Section 3: Identification of alternative and/or complementary types of tools used in the programmable AEH design flow
- Section 4: Identification of commercial custom micro-coded components used for the development of programmable AEH (CPLDs, FPGAs and structured ASICs)

The consultation form and its four questionnaires is annexed to this report in §8.

The following sections describe the activities performed to carry out this task.

# 5.1 Custom Micro-coded Components used for the Development of Programmable AEH:

This section aims to identify the main vendors and device types used for the development of programmable AEH, increasing the effectiveness when considering commercial CAE tools provided by PLD vendors.

IOxOS Technologies has experience developing safety critical airborne application using devices from the following vendors: Altera, Microsemi (Actel), and Xilinx. Three types of devices are provided: FPGAs, CPLDs and Structured ASICs, which shares the same tools within the design flow.

The preliminary results of the consultation of aircraft and equipment manufacturers revealed that the three PLD vendors above mentioned are the sole providers of programmable AEH targeting applications requiring ED-80/DO-254 compliance. Other PLD vendors such as Atmel or Lattice were not mentioned as providers for programmable AEH.

Table 5.1 summarizes the PLD vendors and the type of devices used as programmable AEH, including those that were not referred in the consultation.

| PLD Vendors and Type of Devices used as Programmable AEH |                |            |         |
|----------------------------------------------------------|----------------|------------|---------|
| PLD Vendor                                               | Type of Device | Technology | Devices |

| IOxOS Technologies SA | 43/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|-----------------------|--------|-----------------------------|



| PLD Vendors and Type of Devices used as Programmable AEH |                 |                                                            |                                                                  |
|----------------------------------------------------------|-----------------|------------------------------------------------------------|------------------------------------------------------------------|
| Altera                                                   | CPLD            | SRAM / non-volatile / reprogrammable                       | MAX Series                                                       |
|                                                          | FPGA            | SRAM / volatile / reprogrammable                           | Stratix, Arria and Cyclone Series                                |
|                                                          | Structured ASIC | Standard cell / non-volatile / one-time programmable (OTP) | HardCopy Series                                                  |
| Atmel                                                    | FPGA            | SRAM / volatile / reprogrammable                           | AT40K Series                                                     |
| Lattice                                                  | CPLD            | Flash / non-volatile / reprogrammable                      | MachXO Series                                                    |
| Semiconductor                                            | FPGA            | SRAM / volatile / reprogrammable                           | LatticeECPx Series<br>LatticeSC                                  |
| Microsemi<br>(formerly Actel)                            | FPGA            | Flash / non-volatile / reprogrammable                      | Igloo Series<br>ProASIC and RT ProASIC<br>Fusion and SmartFusion |
|                                                          |                 | Antifuse / non-volatile / one-time<br>programmable (OTP)   | RTAX and RTSX-SU Series                                          |
| Xilinx                                                   | CPLD            | SRAM / non-volatile / reprogrammable                       | CoolRunner Series<br>Spartan-3AN                                 |
|                                                          | FPGA            | SRAM / volatile / reprogrammable                           | Spartan Series<br>Virtex Series                                  |

Table 5.1. Summary of PLD Vendors and Type of Devices used as Programmable AEH

Antifuse technology (Microsemi) and radiation-hardened SRAM technology (Xilinx) are proven technologies to mitigate SEU effects. However, their expensive price has restricted their use in avionics, making them more appropriate for the space domain.

| IOxOS Technologies SA | 44/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



# 5.2 Commercial CAE Tools Survey

This section aims to select the commercial CAE tools available on the market, taking into account the custom micro-coded components identified in § 5.1 and the summary of types of tools described in the conclusions of the Task 1 of the SHARDELD study.

The survey is based on IOxOS Technologies own experience and feedback from PLD tool vendors and FAEs.

| Available Commercial CAE Tools         |                 |                                    |                      |                                                                                                                                                         |  |
|----------------------------------------|-----------------|------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ED-80/DO-254<br>Related Process        | Type of Tool    | Tool                               | Tool Vendor          | Comments                                                                                                                                                |  |
| Conceptual Design Design Ent<br>(§5.2) |                 | Design Entry HDL Designer*         |                      | Comprehensive design entry environment                                                                                                                  |  |
|                                        |                 | Matlab/Simulink*                   | MathWorks            | Model-Based Design (MBD)<br>approach                                                                                                                    |  |
| Detailed Design<br>(§5.3)              | Synthesis       | Quartus II Integrated<br>Synthesis | Altera               | Bundled with Altera Quartus II IDE                                                                                                                      |  |
|                                        |                 | Xilinx XST                         | Xilinx               | Bundled with Xilinx ISE design environment                                                                                                              |  |
|                                        |                 | Synplify / Synplify Pro            | Synopsys             | Widely used third party high-end                                                                                                                        |  |
|                                        |                 | Encounter RTL                      |                      | synthesis tools with long service<br>experience<br>Synplify Pro is embedded as<br>synthesis engine in Lattice and<br>Microsemi design environments      |  |
|                                        |                 | Leonardo Spectrum*                 | Mentor Graphics      | Simple and mature synthesis tool                                                                                                                        |  |
|                                        |                 | Precision RTL Plus*                | Mentor Graphics      | Claims FPGA synthesis for Mil-<br>Aero and safety critical applications<br>based on its integration with a<br>formal equivalence checker<br>(FormalPro) |  |
|                                        | Place and route | Quartus II                         | Altera               | Tool provided by the PLD vendor                                                                                                                         |  |
|                                        |                 | ispLEVER                           | Lattice              | All of them are integrated in comprehensive design environments                                                                                         |  |
|                                        |                 | Libero IDE                         | Microsemi<br>(Actel) | (IDE)                                                                                                                                                   |  |
|                                        |                 | Xilinx ISE                         | Xilinx               |                                                                                                                                                         |  |
| Dynamic                                | HDL simulators  | ModelSim DE/PE/SE                  | Mentor Graphics      | These HDL simulators offer                                                                                                                              |  |
| Verification (§6)                      |                 | Active HDL                         | Aldec                | additional features such as code<br>coverage (to perform elemental                                                                                      |  |
|                                        |                 | Incisive Enterprise<br>Simulator*  | Cadence              | analysis) and assertion language<br>support (particularly PSL) to carry<br>out Dynamic ABV verification<br>method                                       |  |
|                                        |                 | Quartus II Simulator<br>(Qsim)*    | Altera               | Bundled with Altera Quartus II IDE<br>Does not support advanced features                                                                                |  |
|                                        |                 | ISE Simulator (ISim)*              | Xilinx               | Bundled with Xiliny ISE design                                                                                                                          |  |

IOxOS Technologies SA 45/153 SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Available Commercial CAE Tools |                      |                            |                      |                                                              |
|--------------------------------|----------------------|----------------------------|----------------------|--------------------------------------------------------------|
|                                |                      |                            |                      | environment<br>Does not support advanced features            |
|                                | Dynamic ABV          | QuestaSim                  | Mentor Graphics      | These HDL simulators support                                 |
|                                |                      | Riviera Pro                | Aldec                | features                                                     |
| Static Verification            | STA                  | TimeQuest                  | Altera               | Bundled with Quartus II IDE                                  |
| (80)                           |                      | SmartTime                  | Microsemi<br>(Actel) | Bundled with Actel Libero IDE                                |
|                                |                      | Trace Timing Analyzer      | Xilinx               | Bundled with Xilinx ISE IDE                                  |
|                                | P<br>E<br>S          | PrimeTime*                 | Synopsys             | More appropriate for ASIC design                             |
|                                |                      | Encounter Timing<br>System | Cadence              | flows                                                        |
|                                | HDL Rule<br>Checkers | HDL Checker                | Mentor Graphics      | Straight integration with QuestaSim verification environment |
|                                | CDC Analysers        | Questa CDC (0-In)*         | Mentor Graphics      |                                                              |
|                                | LEC                  | FormalPro*                 | Mentor Graphics      | Straight integration with Synplify<br>Pro synthesis tool     |
|                                |                      | Formality*                 | Synopsys             | More appropriate for ASIC design                             |
|                                |                      | Conformal*                 | Cadence              | flows                                                        |

Table 5.2. Available Commercial CAE Tools

\*These tools have not been mentioned in the consultation of aircraft and equipment manufacturers but are referenced in this survey due to its increasing acceptance degree in other industrial domains

| IOxOS Technologies SA | 46/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



# 5.3 Assessment of Selected Commercial Software Tools

#### 5.3.1 Tools Needing Specific Assessment

This section covers the tools needing an specific assessment due to their complexity and configuration options. These types of tools were identified in the first task of the SHARDELD study.

This group includes the following types of tools:

- Detailed Design tools: Synthesis (Table 5.3) and Place and Route (Table 5.4)
- Static Verification tools: STA tools (Table 5.5)
- Dynamic Verification tool: HDL simulators (Table 5.6)

For each type of tool, a selection of commercial CAE tools has been done based on the results of the consultation to relevant aircraft and equipment manufacturers. These results are mainly used to elaborate the "Technical Issues" and "Integration within ED-80/DO-254 design life cycles" categories of the following comparison tables.

The "Benefits" and "Limitation" categories are elaborated based on IOxOS Technologies experience together with the results of the consultation.

|                     | Detailed Design CAE Tools: Synthesis                                                           |                                                                                                |                                                                                                |  |  |
|---------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|
| Tool                | Quartus II Integrated Synthesis                                                                | Xilinx XST                                                                                     | Synplify / Synplify Pro                                                                        |  |  |
| Tool Vendor         | Altera                                                                                         | Xilinx                                                                                         | Synopsys                                                                                       |  |  |
| Benefits            | Integrated within Altera Quartus II<br>IDE                                                     | Integrated within Xilinx ISE<br>Optimized for Xilinx devices                                   | Fast synthesis engine<br>Comprehensive graphical viewer                                        |  |  |
|                     | High integration with Altera design technology libraries                                       | High integration with Xilinx design technology libraries                                       | Support for devices from all FPGA<br>vendors<br>Longer service experience                      |  |  |
| Limitations         | Depends on PLD vendor technology<br>libraries (models) $\rightarrow$ assessment is<br>required | Depends on PLD vendor technology<br>libraries (models) $\rightarrow$ assessment is<br>required | Depends on PLD vendor technology<br>libraries (models) $\rightarrow$ assessment is<br>required |  |  |
|                     |                                                                                                |                                                                                                | Most options should be disabled to keep full control of the tool output                        |  |  |
| Technical<br>Issues | Issue: Wrong VHDL netlist for macro function generated by the tool                             | Issue: Wrong synthesis of DSP blocks                                                           | Issue: Wrong "Safe FSM encoding"<br>Severity: <b>High</b>                                      |  |  |
|                     | Severity: High                                                                                 | Severity: <b>High</b><br>Mitigation: Instantiate DSP directly<br>in the RTL HDL code           | Mitigation: Manually encode FSM                                                                |  |  |
| Mit<br>to i         | Mitigation: Post-synthesis simulation<br>to identify the wrong netlist                         |                                                                                                | to cover unreachable FSM states<br>(SEU mitigation)                                            |  |  |
|                     | Issue: Wrong PLL configurations and lock time                                                  |                                                                                                |                                                                                                |  |  |
|                     | Severity: High                                                                                 |                                                                                                |                                                                                                |  |  |
|                     | Mitigation: Post-synthesis simulation                                                          |                                                                                                |                                                                                                |  |  |
|                     | Issue: Removed counters defined as                                                             |                                                                                                |                                                                                                |  |  |

IOxOS Technologies SA

SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

|                                                                 | Detailed Design CAE Tools: Synthesis                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                         |  |  |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                 | integers<br>Severity: <b>High</b><br>Mitigation: Use a different data type<br>( <i>std_logic_vector</i> )                                                                                                                                                               |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                         |  |  |
| Integration<br>within ED-<br>80/DO-254<br>design life<br>cycles | <ul> <li>Tool assessment and qualification:</li> <li>Independent assessment of tool output:         <ul> <li>Post-synthesis simulation (most common approach)</li> <li>Physical tests on programmed device</li> <li>Relevant service experience*</li> </ul> </li> </ul> | <ul> <li>Tool assessment and qualification:</li> <li>Independent assessment of tool output:         <ul> <li>Post-synthesis simulation (most common approach)</li> <li>Physical tests on programmed device</li> <li>Relevant service experience*</li> </ul> </li> </ul> | <ul> <li>Tool assessment and qualification:</li> <li>Independent assessment of tool output:         <ul> <li>Post-synthesis simulation (most common approach)</li> <li>Physical tests on programmed device</li> <li>Relevant service experience*</li> </ul> </li> </ul> |  |  |

Table 5.3. Commercial Synthesis Tools Assessment

\*There are discrepancies between some companies regarding the availability of service experience data for synthesis tools

| Detailed Design CAE Tools: Place and Route |                                                                                                                                         |                                                                                                                                         |                                                                                          |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| Tool                                       | Quartus II                                                                                                                              | Xilinx ISE                                                                                                                              | Libero IDE                                                                               |  |
| Tool Vendor                                | Altera                                                                                                                                  | Xilinx                                                                                                                                  | Actel                                                                                    |  |
| Benefits                                   | Comprehensive design environment                                                                                                        | Comprehensive design environment                                                                                                        | Comprehensive design environment                                                         |  |
|                                            | STA tool integrated                                                                                                                     | STA tool integrated                                                                                                                     | STA tool integrated                                                                      |  |
|                                            | Additional functions for design and<br>verification, including embedded<br>logic analysers for monitor internal<br>signals in real-time | Additional functions for design and<br>verification, including embedded<br>logic analysers for monitor internal<br>signals in real-time | Additional functions for design and verification                                         |  |
| Limitations                                | Depends on PLD vendor technology libraries (models) $\rightarrow$ assessment is required                                                | Depends on PLD vendor technology libraries (models) $\rightarrow$ assessment is required                                                | Depends on PLD vendor technology libraries (models) $\rightarrow$ assessment is required |  |
| Technical<br>Issues                        | Issue: Memory implemented with logic cells instead of BlockRAM                                                                          | Issue: Wrong place and route of DSP blocks                                                                                              | Issue: Model library behaviour mismatch                                                  |  |
|                                            | Severity: Medium                                                                                                                        | Severity: High                                                                                                                          | Severity: High                                                                           |  |
|                                            | Mitigation: Instantiate memory<br>blocks directly in the RTL HDL                                                                        | Mitigation: Instantiate DSP directly in the RTL HDL code                                                                                | Mitigation: Library updated by PLI vendor                                                |  |
|                                            |                                                                                                                                         | Issue: Mismatch between design libraries and timing libraries                                                                           |                                                                                          |  |
|                                            |                                                                                                                                         | Severity: High                                                                                                                          |                                                                                          |  |
|                                            |                                                                                                                                         | Mitigation: Library updated by PLD vendor                                                                                               |                                                                                          |  |
| Integration<br>within ED-<br>80/DO-254     | Tool assessment and qualification:<br>• Independent assessment of<br>tool output:                                                       | Tool assessment and qualification:<br>• Independent assessment of<br>tool output:                                                       | Tool assessment and qualification:<br>• Independent assessment<br>of tool output:        |  |

IOxOS Technologies SA 48/153 SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Detailed Design CAE Tools: Place and Route |                                                                                                                                                                                           |                                                                                                                                                                |                                                                                                                                                                                           |  |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| design life<br>cycles                      | <ul> <li>Post-place and route simulation</li> <li>Visual inspection</li> <li>Physical tests on programmed device (most common approach)</li> <li>Relevant service experience**</li> </ul> | <ul> <li>Post-place and route simulation</li> <li>Physical tests on programmed device (most common approach)</li> <li>Relevant service experience**</li> </ul> | <ul> <li>Post-place and route simulation</li> <li>Visual inspection</li> <li>Physical tests on programmed device (most common approach)</li> <li>Relevant service experience**</li> </ul> |  |

Table 5.4. Commercial Place and Route Tools Assessment

\*\*Availability of data to claim for relevant service experience seems not enough for place and route tools

|                                                                 | Static Verification CAE Tools: Static Timing Analysis                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                        |  |
|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Tool                                                            | TimeQuest                                                                                                                                                                                                                                                                   | Trace Timing Analyzer                                                                                                                                                                                                                                                                                                                                     | SmartTime                                                                                                                                                                                                                                                                                                                              |  |
| Tool Vendor                                                     | Altera                                                                                                                                                                                                                                                                      | Xilinx                                                                                                                                                                                                                                                                                                                                                    | Actel                                                                                                                                                                                                                                                                                                                                  |  |
| Benefits                                                        | Integrated within Altera Quartus II<br>IDE                                                                                                                                                                                                                                  | Integrated within Xilinx ISE                                                                                                                                                                                                                                                                                                                              | Integrated within Actel Libero IDE                                                                                                                                                                                                                                                                                                     |  |
|                                                                 | Optimized for Altera devices<br>High integration with Altera design                                                                                                                                                                                                         | High integration with Xilinx design technology libraries                                                                                                                                                                                                                                                                                                  | High integration with Actel design technology libraries                                                                                                                                                                                                                                                                                |  |
|                                                                 | Exhaustive analysis<br>Useful for CDC path analysis                                                                                                                                                                                                                         | Exhaustive analysis<br>Useful for CDC path analysis                                                                                                                                                                                                                                                                                                       | Exhaustive analysis<br>Useful for CDC path analysis                                                                                                                                                                                                                                                                                    |  |
| Limitations<br>Technical<br>Issues                              | Timing performance strong<br>dependence on user constraints<br>Default options may lead to poor<br>timing estimation, particularly in<br>following areas:<br>• Combinational loop<br>structures<br>• Designs with PLL or<br>DCM<br>Not enough data from the<br>consultation | <ul> <li>Timing performance strong<br/>dependence on user constraints</li> <li>Default options may lead to poor<br/>timing estimation, particularly in<br/>following areas: <ul> <li>Combinational loop<br/>structures</li> <li>Designs with PLL or DCM</li> </ul> </li> <li>Issue: Mismatch between design<br/>libraries and timing libraries</li> </ul> | <ul> <li>Timing performance strong<br/>dependence on user constraints</li> <li>Default options may lead to poor<br/>timing estimation, particularly in<br/>following areas: <ul> <li>Combinational loop<br/>structures</li> <li>Designs with PLL or<br/>DCM</li> </ul> </li> <li> Not enough data from the<br/>consultation</li> </ul> |  |
|                                                                 |                                                                                                                                                                                                                                                                             | Severity: <b>High</b><br>Mitigation: Library updated by PLD<br>vendor                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                        |  |
| Integration<br>within ED-<br>80/DO-254<br>design life<br>cycles | <ul> <li>Tool assessment and qualification:</li> <li>Independent assessment of tool output: <ul> <li>Post-place and route simulation</li> <li>Visual inspection of STA report (most common approach)</li> <li>Physical tests on programmed device,</li> </ul> </li> </ul>   | <ul> <li>Tool assessment and qualification:</li> <li>Independent assessment of tool output: <ul> <li>Post-place and route simulation</li> <li>Visual inspection of STA report (most common approach)</li> <li>Physical tests on programmed device,</li> </ul> </li> </ul>                                                                                 | <ul> <li>Tool assessment and qualification:</li> <li>Independent assessment of tool output: <ul> <li>Post-place and route simulation</li> <li>Visual inspection of STA report (most common approach)</li> <li>Physical tests on programmed device,</li> </ul> </li> </ul>                                                              |  |

| IOxOS Technologies SA | 49/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



v.1.0.0

| Static Verification CAE Tools: Static Timing Analysis |                                                                                 |                                                                                                        |                                                                                 |  |
|-------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|
|                                                       | including endurance<br>and robustness tests<br>• Relevant service<br>experience | <ul><li>including endurance<br/>and robustness tests</li><li>Relevant service<br/>experience</li></ul> | including endurance<br>and robustness tests<br>• Relevant service<br>experience |  |

Table 5.5. Commercial Static Timing Analysis Tools Assessment

| Dynamic Verification CAE Tools: HDL Simulators |                                                                                                     |                                                                         |                                                                                                                                                             |                             |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Tool                                           | Active HDL                                                                                          |                                                                         | ModelSim                                                                                                                                                    |                             |
| Tool Vendor                                    | Aldec                                                                                               |                                                                         | Mentor Graphics                                                                                                                                             |                             |
| Benefits                                       | Provides different level verification (from RTL                                                     | s of<br>to gate level)                                                  | Provides different levels of<br>verification (from RTL to gate level)                                                                                       |                             |
|                                                | High level of observabi<br>accessibility to the DU<br>error injection)                              | ility and<br>V (including                                               | High level of observability and<br>accessibility to the DUV (including<br>error injection)                                                                  |                             |
|                                                | Provides all code cover<br>required for elemental a                                                 | age metrics<br>analysis                                                 | Provides all code coverage metrics required for elemental analysis                                                                                          |                             |
|                                                | Supports advanced feat based languages)                                                             | ures (assertion-                                                        | Supports advanced features<br>(assertion-based languages)                                                                                                   |                             |
| Limitations                                    | Timing is not verified -<br>required                                                                | $\rightarrow$ STA is also                                               | Timing is not verified $\rightarrow$ STA is also required                                                                                                   |                             |
|                                                | Depends on PLD vende<br>libraries and simulation<br>assessment and physica<br>programmed device are | for technology<br>models $\rightarrow$<br>il tests on the<br>e required | Depends on PLD vendor technology<br>libraries and simulation models $\rightarrow$<br>assessment and physical tests on the<br>programmed device are required |                             |
|                                                | Potential lack of exhaus<br>Verification coverage d<br>requirement-based test                       | stiveness:<br>lepends on<br>cases                                       | Potential lack of exhaustiveness:<br>Verification coverage depends on<br>requirement-based test cases                                                       |                             |
|                                                | Post-place and route sin<br>time-consuming                                                          | nulations are                                                           | Post-place and route simulations are time-consuming                                                                                                         |                             |
| Technical<br>Issues                            | Not enough data from<br>consultation                                                                | n the                                                                   | Issue: Different code coverage<br>results depending on simulation<br>options                                                                                |                             |
|                                                |                                                                                                     |                                                                         | Severity: Low                                                                                                                                               |                             |
|                                                |                                                                                                     |                                                                         | Mitigation:                                                                                                                                                 |                             |
|                                                |                                                                                                     |                                                                         | Issue: Different simulation results when -opt engine option used                                                                                            |                             |
|                                                |                                                                                                     |                                                                         | Severity: High                                                                                                                                              |                             |
|                                                |                                                                                                     |                                                                         | Mitigation: -opt engine disabled                                                                                                                            |                             |
|                                                |                                                                                                     |                                                                         | Issue: Default resolution leads to wrong DCM behaviour                                                                                                      |                             |
|                                                |                                                                                                     |                                                                         | Severity: High                                                                                                                                              |                             |
|                                                |                                                                                                     |                                                                         | Mitigation: Set resolution indicated by PLD vendor for DCM                                                                                                  |                             |
| Integration                                    | Tool assessment and qu                                                                              | alification:                                                            | Tool assessment and qualification:                                                                                                                          |                             |
| IOxOS Technolo                                 | gies SA                                                                                             |                                                                         | 50/153                                                                                                                                                      | SHARDELD_Final_Study_Report |



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Dynamic Verification CAE Tools: HDL Simulators   |                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| within ED-<br>80/DO-254<br>design life<br>cycles | <ul> <li>Independent assessment of tool output:         <ul> <li>Visual inspection</li> <li>Physical tests on programmed device</li> <li>Two simulators running in parallel (most common approach)</li> </ul> </li> <li>Relevant service experience data available</li> </ul> | <ul> <li>Independent assessment of<br/>tool output:         <ul> <li>Visual inspection</li> <li>Physical tests on<br/>programmed device</li> <li>Two simulators<br/>running in parallel<br/>(most common<br/>approach)</li> <li>Comparison of<br/>simulation results at<br/>different levels (RTL<br/>against post-place<br/>and route)</li> </ul> </li> <li>Relevant service<br/>experience data available</li> </ul> |  |  |  |

Table 5.6. Commercial HDL Simulation Tools Assessment

| IOxOS Technologies SA | 51/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



#### 5.3.2 Tools Needing Generic Assessment

This section covers the tools needing a generic assessment. These types of tools were described in the first task of the SHARDELD study, and are identified in ED-80/DO-254 Appendix B, "Design assurance considerations for level A and B functions" §3.3, as advanced verification methods: Safety-specific analysis and formal methods.

This group includes the following types of tools:

- Dynamic Verification: Dynamic ABV
- Static Verification:
  - HDL Rule Checkers
  - CDC Analysers
  - LEC
  - Formal Model Checkers

Table 5.7 provides a comparison table for each type of tool, including the assessment of their "Degree of integration for the development of programmable AEH" based on the preliminary results of the consultation to relevant aircraft and equipment manufacturers.

| Alternative and/or Complementary CAE Tools                                                                                                                                                                             |                                                                                                 |                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                      |                                                                                                                                                             |                                                                                       |                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Tool Type                                                                                                                                                                                                              | Degree of<br>for the de<br>program                                                              | f integration<br>evelopment of<br>mable AEH                                                                                                                                                                                                                                                                                                               | Benefits                                                                                                                             | Limitations                                                                                                                                                 |                                                                                       | Integration within ED-<br>80/DO-254 design life<br>cycles                             |
| Dynamic       Used by less than 30%         ABV       of companies consulted to get certification credit in some cases         The most common approach is an standard HDL simulator supporting PSL assertion language |                                                                                                 | Improves the observability of<br>the design under verification<br>Assertions can be propagated<br>from RTL to gate level,<br>enabling post-synthesis and<br>post-place and route<br>simulations<br>Standardization of assertion<br>languages<br>No special consideration for<br>tool assessment and<br>qualification (same criteria as<br>HDL simulators) | Strong dependence on<br>properties defined by th<br>Lack of properties cove                                                          | ne user<br>erage                                                                                                                                            | Same tool assessment and<br>qualification criteria<br>applicable to HDL<br>Simulators |                                                                                       |
| HDL Rule<br>checkers                                                                                                                                                                                                   | Used by le<br>of compan<br>to get certi<br>in some ca<br>Basic tool<br>as the sole<br>assessmen | ss than 30%<br>ies consulted<br>fication credit<br>ses<br>qualification<br>tool<br>t approach                                                                                                                                                                                                                                                             | Reduces the effort for RTL<br>code review against coding<br>rules<br>The output reports may be<br>used for documentation<br>purposes | Does not replace code<br>reviews (RTL code sho<br>also be reviewed agains<br>functional requirements<br>Tool assessment may re<br>a basic tool qualificatio | ould<br>st its<br>s)<br>equire<br>n                                                   | Manual review of the<br>output reports<br>Basic tool qualification<br>may be required |
| CDC<br>Analysers                                                                                                                                                                                                       | Used infor<br>(technical<br>for getting<br>credit                                               | mally<br>decisions), not<br>certification                                                                                                                                                                                                                                                                                                                 | Automated metastability<br>injection<br>Reduces the effort for the<br>identification of multiple                                     | Only performed at RTL<br>(design tools may intro<br>errors in CDC paths fla<br>as correct by the CDC t                                                      | duce<br>gged<br>tool)                                                                 | Manual review of the<br>output reports<br>Basic tool qualification<br>may be required |
| IOxOS Technologies SA 52/153 SHARDELD_Final_Study_Report                                                                                                                                                               |                                                                                                 |                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                      |                                                                                                                                                             | RDELD_Final_Study_Report                                                              |                                                                                       |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|                             | Alternative and/or Complementary CAE Tools                                                                    |                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                |                                                                                       |  |  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
|                             | CDC paths are analysed with standard STA tools                                                                | CDC paths in large designs                                                                                                                                                                                                               | Large output reports<br>including false negatives                                                                                                                                                                                                                                                              |                                                                                       |  |  |
|                             |                                                                                                               |                                                                                                                                                                                                                                          | a basic tool qualification                                                                                                                                                                                                                                                                                     |                                                                                       |  |  |
| LEC                         | Not used because of lack<br>of tool maturity and high<br>complexity of both the<br>tool and its qualification | Provides evidences that<br>design tools produced an<br>output equivalent to RTL<br>source<br>May reveal non-used RTL<br>HDL code and/or<br>unreachable logic<br>Combined with STA, LEC<br>can lighten post-place and<br>route simulation | Some vendor-specific macros<br>are may not be supported,<br>introducing false differences<br>Some synthesis optimization<br>techniques are not support,<br>introducing false differences<br>Sensible common points<br>between LEC and synthesis<br>tool (loss of independence<br>required for tool assessment) | Manual review of the<br>output reports<br>Basic tool qualification<br>may be required |  |  |
| Formal<br>Model<br>Checkers | Not used because of lack<br>of tool maturity and high<br>complexity of both the<br>tool and its qualification | Comprehensive coverage<br>Increases the verification of<br>robustness (exercising corner<br>cases difficult to define with<br>requirement-based test cases)                                                                              | Low support among PLD<br>vendors<br>Lack of maturity<br>Tool assessment and<br>qualification difficult to<br>achieve                                                                                                                                                                                           | Manual review of the<br>output reports<br>Basic tool qualification<br>may be required |  |  |

Table 5.7. Alternative and/or Complementary Tools Assessment

| IOxOS Technologies SA | 53/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|



# 5.4 Conclusions of Task 2

The conclusions of the second task of the SHARDELD study are based on the results of the consultation of aircraft and equipment manufacturers.

Three PLD vendors (Altera, Microsemi and Xilinx) are widely use as providers of custom micro-coded components for programmable AEH.

Regarding synthesis tools, the consultation revealed that:

- In most cases, third vendor synthesis tools and synthesis functions embedded in the PLD vendor design environment (IDE) are used indistinctly
- Most configuration settings are left to the default value, while the ones which are modified are documented in the Hardware Design Standards of each company
- Concerning additional functions:
  - ✓ Functions related to Finite State Machines (FSM) such as FSM extraction and FSM encoding are commonly used
  - ✓ Fan-out limit is also a common option
  - ✓ Regarding optimization methods, in most cases all are disabled. Methods such as pipelining and register duplication were never mentioned by any company
  - ✓ Incremental synthesis and Triple Modular Redundancy (TMR) are not used, claiming difficulties to get certification credit and issues concerning verification complexity and logic resources consumption
- Technical design issues with the synthesis tool were detected during verification process

The answers to the questionnaire about place and route tools showed that:

- As with synthesis tools, most configuration settings are left to the default value, while the ones which are modified are documented in the Hardware Design Standards of each company
- Concerning additional functions:
  - ✓ Graphical constraint editors, routing optimization and timing-driven place and route are generally used by most of the companies consulted
  - ✓ The rest of functions are rarely used, or they are used informally
- In terms of embedded IDE tools:
  - ✓ The integrated STA tool is used by almost all the companies consulted
  - ✓ Other functions such as the power consumption analyser or the embedded logic analyser are used for debugging purposes, therefore no certification credit is claimed
- Technical design issues with the place and route tool were detected during verification process

STA tools integrated within the PLD vendor design environment are, in almost all cases, the first and sole choice of design teams when performing static timing analysis. This trend confirms the advantage of STA tools from PLD vendor against third party tools highlighted in the conclusions of the Task 1 of this study.

With regard to HDL Simulators, the consultation highlighted the following facts:

| IOxOS Technologies SA | 54/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



- Most configuration settings are left to the default value, while the ones which are modified are documented in the Hardware Design Standards of each company
- All the companies consulted use third party HDL simulation tools. Simulator functions embedded in IDE are not used due to low performance and lack of support for advanced features
- Code coverage is always used to assess the completion of verification testing (elemental analysis)
- Verification issues with code coverage results depending on the compilation options fixed in subsequent versions of the tool or mitigated with good HDL coding practices
- Technical issues: Some companies highlighted the tool errata document provided by the tool vendor as a useful mean to mitigate those errors

The questionnaire to determine the different approaches and criteria for tool assessment and qualification suggested that:

- Independent tool output assessment is the most common approach, followed by relevant history of the tool
- In case of performing the independent tool output assessment of synthesis, place and route, and STA tools, the simulation of the back-annotated HDL model and the physical tests on the programmed device are almost the sole methods. Formal methods such as Logic Equivalence Checking (LEC) were not used
- Regarding STA tools, the visual inspection of the tool report is also done
- For HDL simulation tools, the use of two simulators in parallel under the same verification environment is the most common approach. Manual review of the tool output is also a quite common approach
- Two additional tool assessment and qualification approaches are used by some companies for STA tools:
  - ✓ Endurance and robustness testing
  - ✓ Environmental testing of the physical hardware embedding the programmed device
- Additional tool assessment and qualification approaches used by some companies for HDL simulation tools: Comparison of simulation results at different levels (RTL against post-place and route models)

The consultation results regarding the alternative and/or complementary tools used in the development of programmable AEH indicated that:

- Two methods are being evaluated -and in some cases used to get certification credit- by some of the companies consulted:
  - ✓ HDL rule checkers
  - ✓ Dynamic ABV: Standard HDL simulators supporting PSL assertion language are used as the sole approach for this verification method
- Clock Domain Crossing (CDC) is manually checked at RTL level, therefore no specific CDC tool is used for this purpose
- · The main reasons for not claiming certification credit when using these methods are the

| IOxOS Technologies SA | 55/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|-----------------------|--------|-----------------------------|



difficulty for tool assessment and qualification and the lack of maturity

Finally, it should be signalled that DAL criteria is taken into account when selecting the programmable device technology. For DAL A and B applications, SEU immunity is the most applicable criteria, making Flash-based technology (Actel) and Structured ASICs (HardCopy Series from Altera) two of the most common technologies for this level of design assurance.



# 6. Task 3: Design Tools Usage Assessment

This task aims to perform the specific assessment in terms of configuration options and embedded functionalities of selected commercial CAE tools, highlighting their benefits, limitations and risks in terms of safety.

The assessment also aims at defining a list of best practices, recommendations and guidelines to maximize the tools effectiveness while reducing the safety risks. From this list, some recommendations will be derived to amend the EASA Certification Memorandum "Development Assurance of Airborne Electronic Hardware" CM-SWCEH-001 [EXT-02].

# 6.1 Assessment of Configuration Options and Embedded Functionalities of Selected CAE Tools

This section aims to perform the specific assessment in terms of both configuration options and embedded functionalities of the relevant commercial CAE tools selected after analysing the results of the consultation to relevant aircraft and equipment manufacturers.

For each configuration option and embedded functionality, the safety risk is also assessed and classified in three categories:

- Low: There is low impact in the implementation in terms of performance and no potential errors
- Medium: An inappropriate use may lead to potential errors that can be easily detected in the verification process and/or by reviewing the tool outputs
- High: An inappropriate use may lead to potential errors very difficult to detect

This assessment is done on the following selected commercial CAE tools:

- Synthesis tools:
  - ✓ Quartus II Integrated Synthesis (Altera)
  - ✓ Xilinx Synthesis Technology XST (Xilinx)
  - ✓ Synplify Pro (Synopsys)
- Place and route tools / Integrated Development Environments (IDE):
  - ✔ Quartus II (Altera)
  - ✓ ISE (Xilinx)
  - ✓ Libero IDE (Actel)
- STA tools:
  - ✓ TimeQuest (Altera)
  - ✓ Trace Timing Analyzer (Xilinx)
  - ✓ SmartTime (Actel)
- HDL simulators:

| IOxOS Technologies S | ЗA |
|----------------------|----|
|----------------------|----|



SHARDELD\_Final\_Study\_Report

- ✓ ModelSim (Mentor Graphics)
- ✓ Active HDL (Aldec)

| IOxOS Technologies SA | 58/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 6.1.1 Synthesis Tools

#### 6.1.1.1 Quartus II Integrated Synthesis (Altera)

Quartus II Integrated Synthesis is the synthesis tool included within Altera's Quartus II IDE, and includes advanced integrated synthesis supporting VHDL, Verilog HDL and Altera-specific design entry languages. The tool can also write VHDL and Verilog netlists after synthesis for further simulation.

The specific assessment is performed using as a reference the version 11.1 of Altera's Quartus II software.

Table 6.1 summarizes its synthesis configuration options and functions along with their benefits, limitations and recommendations for use.

|    | Synthesis Tools: Quartus II Integrated Synthesis - Altera |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                     |  |  |  |
|----|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| #  | <b>Option/Function</b>                                    | Description                                                                                                                                                              | Benefits                                                                                                                                                                                                                                                                                                                                                                  | Limitations and Recommendations                                                                                                                                                                                                                                                                                     |  |  |  |
| 01 | Optimization<br>Technique                                 | Specifies the goal for logic<br>optimization during compilation<br>Values:                                                                                               | Allows to establish a design<br>implementation strategy tightly<br>coupled with the place and route<br>process<br>The <i>Area</i> option makes the<br>design as small as possible, the<br><i>Balanced</i> tries to make a trade-off<br>between high performance and<br>minimal logic usage, while the<br><i>Speed</i> option chooses the fastest<br>design implementation | It is recommended to set this option<br>to its default value ( <i>Balanced</i> ), even<br>if this setting is not available for all<br>device families, in order to enable<br>the trade-off between high<br>performance and minimal logic<br>usage<br>Safety risk: <b>Low</b>                                        |  |  |  |
| 02 | Auto Gated<br>Clock<br>Conversion                         | Automatically converts gated<br>clocks in the design to use clock<br>enable pins if available<br>Values:<br>• On<br>• Off (default)                                      | This option may be useful to<br>prototype ASICs using FPGAs                                                                                                                                                                                                                                                                                                               | It is recommended to set this option<br>to its default value ( <i>Off</i> ) since gated<br>clocks are highly discouraged in<br>most Hardware Design Standards<br>Safety risk: <b>Medium</b>                                                                                                                         |  |  |  |
| 03 | Auto Clock<br>Enable<br>Replacement                       | Allows the tool to find logic that<br>feeds a register and move the<br>logic to the register's clock<br>enable input port<br>Values:<br>• On (default)<br>• Off          | When enabled ( <i>On</i> ), this function decreases logic element usage                                                                                                                                                                                                                                                                                                   | It is recommended to disable this<br>option ( <i>Off</i> ) to avoid negative<br>impact in the place and route<br>process<br>Safety risk: <b>Low</b>                                                                                                                                                                 |  |  |  |
| 04 | Auto Resource<br>Sharing                                  | Allows the tool to share<br>hardware resources among<br>many similar, but mutually<br>exclusive, operations in the RTL<br>HDL code<br>Values:<br>• On<br>• Off (default) | When enabled ( <i>On</i> ), the tool<br>merges compatible addition,<br>subtraction, and multiplication<br>operations in order to reduce the<br>area required                                                                                                                                                                                                              | It is recommended to disable this<br>option ( <i>Off</i> ) since this option may<br>negatively impact the timing<br>performance<br>Resource sharing combined with<br>poor coding style may force the tool<br>to implement more arithmetic<br>operation than is required, reducing<br>the overall performance of the |  |  |  |

IOxOS Technologies SA



SHARDELD\_Final\_Study\_Report

v.1.0.0

|     | Synthesis Tools: Quartus II Integrated Synthesis - Altera  |                                                                                                                                             |                                                                                                                                                                                            |                                                                                                                                                                                                                                                               |  |  |  |
|-----|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | design                                                                                                                                                                                                                                                        |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | In addition, this optimization may<br>not be compatible with LEC                                                                                                                                                                                              |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | Safety risk: High                                                                                                                                                                                                                                             |  |  |  |
| 05  | Auto Shift<br>Register<br>Replacement                      | Allows the tool to find a group<br>of shift registers of the same<br>length that can be replaced with<br>an Altera shift register macro     | This option is useful for finding<br>areas of the design that can be<br>implemented more efficiently in<br>order to minimize area and                                                      | It is recommended to disable this<br>option ( <i>Off</i> ) since the Altera shift<br>register macro may use embedded<br>block RAM to replace registers                                                                                                        |  |  |  |
|     |                                                            | Values:<br>• Always<br>• Auto (default)<br>• Off                                                                                            | maximize speed                                                                                                                                                                             | Implement logic into memory<br>blocks may reduce the reliability of<br>the whole design since memory<br>blocks are more sensitive to SEU                                                                                                                      |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | If the Altera shift register macro is<br>required, it is preferable to<br>instantiate it directly in the RTL<br>HDL code                                                                                                                                      |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | In addition, this optimization may not be compatible with LEC                                                                                                                                                                                                 |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | Safety risk: High                                                                                                                                                                                                                                             |  |  |  |
| 06  | Ignore<br>translate_off and<br>synthesis_off<br>Directives | Instructs the tool to ignore all<br>translate_off and synthesis_off<br>directives in the RTL HDL code<br>Values:<br>• On<br>• Off (default) | The translate_off and<br>synthesis_off directives allows to<br>synthesize designs originally<br>written for use with other<br>synthesis tools without needing to<br>modify the source code | It is highly recommended to enable<br>this option $(On)$ since the RTL HDL<br>code between these two directives is<br>not synthesized and therefore may<br>generate a different implementation<br>with an unexpected behaviour                                |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | Safety risk: High                                                                                                                                                                                                                                             |  |  |  |
| 07  | Infer RAMs from<br>Raw Logic                               | Instructs the tool to infer RAMs from registers and multiplexers Values:                                                                    | When enabled ( <i>On</i> ), this option<br>may optimize the resource logic<br>used to implement the design                                                                                 | It is recommended to disable this option ( <i>Off</i> ) to control how the tool uses available memory resources                                                                                                                                               |  |  |  |
|     |                                                            | <ul><li>On (default)</li><li>Off</li></ul>                                                                                                  | It can also be useful to increase<br>the portability of the RTL HDL<br>code to other target devices                                                                                        | A good design practice is to<br>instantiate the Altera memory<br>macros directly in the RTL HDL<br>code, in order to keep control of the<br>implemented resources even if this<br>practice reduces the portability of<br>the code to different target devices |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | Implement logic into memory<br>blocks may reduce the reliability of<br>the whole design since memory<br>blocks are more sensitive to SEU                                                                                                                      |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | In addition, this optimization may<br>not be compatible with LEC                                                                                                                                                                                              |  |  |  |
|     |                                                            |                                                                                                                                             |                                                                                                                                                                                            | Safety risk: High                                                                                                                                                                                                                                             |  |  |  |
| 08  | Parallel Synthesis                                         | Option to enable parallel<br>synthesis                                                                                                      | When enabled ( <i>On</i> ), this option directs the tool to use more than one processor to execute the                                                                                     | Incremental compilation should be<br>used to take advantage of this<br>option                                                                                                                                                                                 |  |  |  |
|     |                                                            | <ul><li>On (default)</li><li>Off</li></ul>                                                                                                  | synthesis process                                                                                                                                                                          | It is recommended to set this option to its default value $(On)$ to reduce synthesis runtime                                                                                                                                                                  |  |  |  |
| IOx | IOxOS Technologies SA 60/153 SHARDELD_Final_Study_Report   |                                                                                                                                             |                                                                                                                                                                                            |                                                                                                                                                                                                                                                               |  |  |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: Quartus II Integrated Synthesis - Altera |                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|----|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    |                                                           |                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 09 | PowerPlay Power<br>Optimization                           | Determines how aggressively<br>the tool optimizes the design for<br>power<br>Values:<br>• Extra Effort<br>• Normal Compilation<br>(default)<br>• Off                                         | <ul> <li>When Normal Compilation is set, the tool performs the following power optimizations, as long as there is no expectation of design performance reduction: <ul> <li>Minimization of number of memory blocks accessed during each clock cycle</li> <li>Rearrangement of logic to eliminate nets with high toggle rates</li> </ul> </li> <li>The Extra Effort option performs the following additional power optimizations: <ul> <li>Shut down memory blocks that are not accessed</li> <li>Power-aware memory blancing</li> </ul> </li> </ul> | It is recommended to set this option<br>to its default value ( <i>Normal</i><br><i>Compilation</i> ) to avoid the additional<br>power optimizations which may<br>affect design performance<br>It is also recommended to apply<br>power reduction techniques directly<br>in the RTL HDL code such as:<br>• Adding control logic to<br>handle Block RAM<br>enable signals<br>• Using LUT instead of<br>Block RAM for small<br>memory blocks<br>• Control over counters<br>Safety risk: Low |  |  |
| 10 | Restructure<br>Multiplexers                               | Reduces the number of logic<br>elements required to implement<br>multiplexers in a design<br>Values:<br>Auto (default)<br>On<br>Off                                                          | When enabled ( <i>On</i> ), this function<br>decreases logic element usage<br>The <i>Auto</i> option allows the tool<br>to determine whether multiplexer<br>restructuring should be enabled<br>depending on the selected<br>Optimization Technique                                                                                                                                                                                                                                                                                                  | It is recommended to set this option<br>to its default value ( <i>Auto</i> ) to avoid<br>the optimizations which may<br>negatively affect design clock speed<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                               |  |  |
|    | Timing-Driven<br>Synthesis                                | Allows the tool to use timing<br>information -extracted from the<br>timing constraint file (SDC)-<br>during synthesis to better<br>optimize the design<br>Values:<br>• On (default)<br>• Off | <ul> <li>Timing-Driven Synthesis<br/>increases performance by<br/>improving logic depth on critical<br/>portions of the design</li> <li>This option works along with the<br/>selected Optimization</li> <li>Technique : <ul> <li>Area: Optimization<br/>only for area</li> <li>Balanced: Optimization<br/>of timing-critical<br/>portions, allowing only<br/>limited area increase</li> <li>Speed: Optimization of<br/>timing-critical portions<br/>at the cost of increasing<br/>area</li> </ul> </li> </ul>                                       | <ul> <li>It is recommended to set this option<br/>to its default value (On) to enable<br/>the optimization</li> <li>To get better results: <ul> <li>Avoid asynchronous<br/>structures if possible</li> <li>Provide a complete and<br/>accurate timing constraint<br/>file (SDC)</li> <li>The specific target device<br/>should be selected</li> </ul> </li> <li>Safety risk: Low</li> </ul>                                                                                              |  |  |
| 12 | SDC Constraint<br>Protection                              | Specifies whether the tool<br>should protect registers from<br>merging when they have<br>incompatible timing constraints<br>Values:<br>• On<br>• Off (default)                               | Potential improvements in design<br>speed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | It is recommended to set this option<br>to its default value ( <i>Off</i> ) since the<br>Timing-Driven Synthesis already<br>covers this function<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                              |  |  |

| IOxOS Technologies SA |  |
|-----------------------|--|
|-----------------------|--|

SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

v.1.0.0

|     | Synthesis Tools: Quartus II Integrated Synthesis - Altera |                                                                                                                                                                        |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-----|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 13  | State Machine<br>Processing                               | Defines the processing style to<br>synthesize a FSM<br>Values:<br>Auto (default)<br>Gray<br>Johnson<br>Minimal Bits<br>One-hot                                         | Allows to select the FSM<br>encoding algorithm in order to<br>improve area and timing<br>The default value ( <i>Auto</i> ) uses<br>one-hot encoding for FPGA<br>devices and minimal-bits<br>encoding for CPLDs                                    | When enable, the State Machine<br>Processing optimizes each FSM by<br>removing all states and transition<br>logic that can not be reached. The<br>result is an FSM which can not<br>recover from an invalid state caused<br>by some external influence (SEU),<br>asynchronous inputs, or a physical<br>failure in the device                                                                                |  |  |
|     |                                                           | <ul> <li>Sequential</li> <li>User-Encoded</li> </ul>                                                                                                                   |                                                                                                                                                                                                                                                   | In order to implement more reliable<br>FSM, it is highly recommended to<br>set the State Machine Processing as<br><i>User-Encoded</i> and encode the states<br>of each FSM at RTL level in order<br>to get an exact implementation of<br>the RTL HDL code, including the<br>expected recovery state (covered by<br>the "others" branch of the <i>case</i><br>statement)                                     |  |  |
| 14  | Extract                                                   | Allows the tool to extract FSM                                                                                                                                         | When enabled, this option allows                                                                                                                                                                                                                  | It is highly recommended to disable                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|     | VHDL/Verilog<br>State Machines                            | from VHDL/Verilog design<br>files                                                                                                                                      | the tool to optimize the extracted<br>FSM to reduce area and/or<br>improve performance                                                                                                                                                            | this option ( <i>Off</i> ) to prevent<br>automatic FSM optimizations that<br>may produce FSM which can not                                                                                                                                                                                                                                                                                                  |  |  |
|     |                                                           | <ul><li>On (default)</li><li>Off</li></ul>                                                                                                                             | When disabled, the FSM are extracted and optimized as regular logic                                                                                                                                                                               | Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 15  | Safe State<br>Machine                                     | Instructs the tool to implement<br>FSM that can recover from<br>illegal states<br>Values:<br>• On<br>• Off (default)                                                   | Instructs the tool to insert extra<br>logic to detect illegal states, and<br>force the transition of the FSM to<br>the recovery state<br>The only safe recovery state<br>forced by the tool is the reset<br>state                                 | It is highly recommended to set this<br>option to its default value ( <i>Off</i> ) and<br>encode the states of each FSM at<br>RTL level in order to get an exact<br>implementation of the RTL HDL<br>code, including the expected<br>recovery state (covered by the<br>"others" branch of the <i>case</i><br>statement) which may be different<br>from the reset state [EXT-04]<br>Safety risk: <b>High</b> |  |  |
| 16  | Power-Up Don't<br>Care                                    | Causes registers that do not<br>have a Power-Up Level logic<br>option setting to power up with<br>a don't care logic level ('X')<br>Values:<br>• On (default)<br>• Off | When enabled, this option allows<br>the tool to change the power up<br>level of registers that do not have<br>a defined power up condition if<br>they can be removed with this<br>change of level, in order to<br>minimize the area of the design | It is recommended to disable this<br>option ( <i>Off</i> ) because not all third-<br>party synthesis tools support this<br>optimization technique<br>It is also recommended to use reset<br>or preset signals rather than<br>depending on the power-up                                                                                                                                                      |  |  |
|     |                                                           |                                                                                                                                                                        |                                                                                                                                                                                                                                                   | condition<br>Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 17  | Remove<br>Duplicate<br>Registers                          | Enables or disables removal of<br>identical registers described at<br>RTL level<br>Values:<br>• On (default)                                                           | Improves area, increasing the<br>probability that the design will fit<br>on the device                                                                                                                                                            | It is recommended to set this option<br>to its default value ( <i>On</i> ) to perform<br>a first run, even if the processing<br>time increases due to FF<br>optimization, and check the<br>synthesis report to identify the                                                                                                                                                                                 |  |  |
| IOx | OS Technologies SA                                        | 6                                                                                                                                                                      |                                                                                                                                                                                                                                                   | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                                                 |  |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: Quartus II Integrated Synthesis - Altera |                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                             |  |  |
|----|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    |                                                           | • Off                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                             | equivalent registers removed by this<br>option. Then, the duplicated<br>registers identified should be<br>removed from the RTL HDL code.<br>At this point, the option can be<br>disabled ( <i>Off</i> )<br>This option is not compatible with<br>some techniques used to increase<br>robustness such as TMR |  |  |
| 10 | Desserve                                                  |                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                             | Salety IISK. <b>Fign</b>                                                                                                                                                                                                                                                                                    |  |  |
| 18 | Registers                                                 | Instructs the tool not to<br>minimize or remove a specified<br>register during synthesis<br>optimizations<br>This option is applicable at<br>register level or to design entity,<br>and can be set in the Quartus II<br>Assignments Editor                    | FFs with specific purposes, and it<br>is ignored if the register does not<br>drive anything                                                                                                                                                 | It is recommended to enable this<br>option ( <i>On</i> ) to preserve intentional<br>redundant registers when the<br><i>Remove Duplicate Registers</i> option<br>is enabled<br>Safety risk: <b>Medium</b>                                                                                                    |  |  |
|    |                                                           | Values:                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                             |  |  |
|    |                                                           | On (default)     Off                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                             |  |  |
| 19 | Disable Register<br>Merging                               | Prevents the specified register<br>from merging with other<br>registers and vice versa<br>This option is applicable at<br>register level or to design entity,<br>and can be set in the Quartus II<br>Assignments Editor<br>Values:<br>• On (default)<br>• Off | This option may be used to<br>instruct the tool to use the user-<br>specific timing constraints on the<br>register during synthesis<br>This option does not prevent a<br>register from being removed (as<br>Preserve Registers option does) | It is recommended to use this option ( <i>On</i> ) when user-specific multicycle timing constraints are used<br>Safety risk: <b>Medium</b>                                                                                                                                                                  |  |  |
| 20 | Disable Register<br>Merging Across<br>Hierarchies         | Specifies whether registers that<br>are in different hierarchies are<br>allowed to be merged if their<br>inputs are the same<br>Values:<br>• Auto (default)<br>• On                                                                                           | Improves area, increasing the<br>probability that the design will fit<br>on the device                                                                                                                                                      |                                                                                                                                                                                                                                                                                                             |  |  |
|    |                                                           | • Off                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                             |  |  |
| 21 | Allow Shift<br>Register Merging<br>Across<br>Hierarchies  | Allows the tool to take shift<br>registers from different<br>hierarchies of the design and put<br>them in the same RAM<br>Values:                                                                                                                             | Optimizes the usage of embedded<br>memory resources                                                                                                                                                                                         | It is recommended to disable this<br>option ( <i>Off</i> ) to control how the tool<br>uses available memory resources<br>Safety risk: <b>Low</b>                                                                                                                                                            |  |  |
| 22 | Allow<br>Synchronous                                      | Allows the tool to use                                                                                                                                                                                                                                        | This option helps to reduce the total number logic cells used in                                                                                                                                                                            | It is recommended to disable this option ( <i>Off</i> ) to avoid negative                                                                                                                                                                                                                                   |  |  |
|    | Synemonous                                                | synemonous crear and/or                                                                                                                                                                                                                                       | tour number logic cens used in                                                                                                                                                                                                              | option (Oj) to avoid negative                                                                                                                                                                                                                                                                               |  |  |

IOxOS Technologies SA 63/153 SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: Quartus II Integrated Synthesis - Altera |                                                                                                                                                                        |                                                                                                                                                                                                                   |                                                                                                                                                                                                                            |  |
|----|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    | Control Signals                                           | synchronous load signals in<br>normal mode logic cells<br>Values:<br>• On (default)<br>• Off                                                                           | the design                                                                                                                                                                                                        | impact in the place and route<br>process, since synchronous control<br>signals are shared by all logic cells<br>in a LAB (Logic Array Block –<br>basic building block in Altera<br>devices)                                |  |
|    |                                                           |                                                                                                                                                                        |                                                                                                                                                                                                                   | Safety risk: Low                                                                                                                                                                                                           |  |
| 23 | Preserve<br>Hierarchical<br>Boundary                      | This option is available only in<br>Quartus II software versions 8.1<br>and earlier                                                                                    | n.a.                                                                                                                                                                                                              | To preserve hierarchy, Altera<br>recommends using design partitions<br>together with incremental<br>compilation                                                                                                            |  |
|    |                                                           |                                                                                                                                                                        |                                                                                                                                                                                                                   | Safety risk: Low                                                                                                                                                                                                           |  |
| 24 | Allow Any<br>RAM/ROM/Shift<br>Register For<br>Recognition | Allows the tool to infer<br>RAM/ROM/Shift Registers of<br>any size, even if they do not<br>meet the current minimum<br>requirements                                    | This option may be useful to get a preliminary estimation of the implementation results                                                                                                                           | The use of this option is intended<br>for preliminary estimation purposes,<br>therefore it is highly recommended<br>to set this option to its default value<br>( <i>Off</i> )                                              |  |
|    |                                                           | Values:<br>• On<br>• Off (default)                                                                                                                                     |                                                                                                                                                                                                                   | Safety risk: Medium                                                                                                                                                                                                        |  |
| 25 | Synchronization<br>Register Chain<br>Length               | Specifies the maximum number<br>of registers in a row to be<br>considered as a synchronization<br>chain<br>Value: Any non-negative<br>integer (2 is the default value) | Protects the synchronization FF<br>from gate level retiming and<br>duplication                                                                                                                                    | It is recommended to set the value<br>to the synchronization chain length<br>used in the design, to avoid<br>modifications of the<br>synchronization register chain due<br>to retiming and/or duplication<br>optimizations |  |
|    |                                                           |                                                                                                                                                                        |                                                                                                                                                                                                                   | Safety risk: High                                                                                                                                                                                                          |  |
| 26 | HDL Message<br>Level                                      | Specifies the type of HDL<br>messages to be displayed,<br>including messages that display<br>processing errors in the RTL<br>HDL code<br>Values:                       | <i>Level 1</i> allows to display only the most important HDL messages. Warning messages are generated if there is a high probability that it points to an actual design problem                                   | It is highly recommended to set the <i>HDL Message Level</i> to <i>Level 3</i> in order to display all info and warning messages. Some of these messages that are not reported as errors might be critical                 |  |
|    |                                                           | <ul> <li>Level 1</li> <li>Level 2 (default)</li> <li>Level 3</li> </ul>                                                                                                | <i>Level 2</i> allows to display<br>additional messages that identify<br>possible design problems                                                                                                                 | Safety risk: High                                                                                                                                                                                                          |  |
|    |                                                           |                                                                                                                                                                        | <i>Level 3</i> allows to display all HDL<br>info and warning messages. This<br>level includes extra messages that<br>suggests changes to improve the<br>readability, style, or portability of<br>the RTL HDL code |                                                                                                                                                                                                                            |  |
| 27 | Perform<br>WYSIWYG*<br>primitive<br>resynthesis           | Specifies whether to perform<br>WYSIWYG primitive<br>resynthesis during synthesis,<br>using the setting specified in the<br>Optimization Technique option              | This option may be useful for<br>resynthesizing WYSIWYG<br>primitives in the design for better<br>area and/or performance                                                                                         | It is recommended to set this option<br>to its default value ( <i>Off</i> ) to avoid the<br>modification of EDIF input files<br>generated by other EDA tools<br>Safety risk: <b>Medium</b>                                 |  |
|    |                                                           | Values:<br>• On<br>• Off (default)                                                                                                                                     |                                                                                                                                                                                                                   |                                                                                                                                                                                                                            |  |

IOxOS Technologies SA

SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: Quartus II Integrated Synthesis - Altera |                                                                                                                                                                 |                                                                                                                                         |                                                                                                                                                                                                                                                                                                 |  |  |
|----|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 28 | Synthesis Effort                                          | Specifies the overall synthesis<br>effort level of the tool<br>Values:                                                                                          | <i>Fast</i> option may be used to perform early timing estimations                                                                      | It is highly recommended to set this<br>option to its default value ( <i>Auto</i> ), to<br>allow the tool to perform all the<br>process steps<br><i>Fast</i> option may omit some steps to<br>accomplish synthesis more quickly,<br>having an impact in design<br>performance and resource cost |  |  |
|    |                                                           |                                                                                                                                                                 |                                                                                                                                         | Safety risk: Medium                                                                                                                                                                                                                                                                             |  |  |
| 29 | Synthesis Seed                                            | Specifies the seed that the tool<br>uses to randomly do synthesis in<br>a slightly different way<br>Value: Any non-negative<br>integer (1 is the default value) | The synthesis seed can be<br>modified when a design is close<br>to meeting requirements, in order<br>to get a slightly different result | It is highly recommended to set the <i>Synthesis Seed</i> to a fixed value when timing requirements are met, in order to ensure the reproducibility of the implementation process                                                                                                               |  |  |
|    |                                                           |                                                                                                                                                                 |                                                                                                                                         | The use of synthesis scripts that<br>changes the seed based on dynamic<br>parameters such as date and time is<br>also highly discouraged                                                                                                                                                        |  |  |
|    |                                                           |                                                                                                                                                                 |                                                                                                                                         | Safety risk: High                                                                                                                                                                                                                                                                               |  |  |
| 30 | VHDL Version                                              | Allows to select the VHDL<br>version for a VHDL project<br>Values:<br>• VHDL 1987<br>• VHDL 1993 (default)<br>• VHDL 2008                                       | n.a.                                                                                                                                    | Set the standard used in the RTL<br>HDL code<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                         |  |  |
| 31 | Verilog Version                                           | Allows to select the standard for<br>a Verilog project<br>Values:<br>• Verilog-1995<br>• Verilog-2001 (default)<br>• System Verilog-2005                        | n.a.                                                                                                                                    |                                                                                                                                                                                                                                                                                                 |  |  |
| 32 | Default<br>Parameters                                     | Specifies the default settings for<br>the parameters used for<br>synthesis                                                                                      | Allows to define default settings<br>for synthesis parameters                                                                           | Assignments in design files or<br>assignments made through the tool<br>GUI will override these defaults<br>Safety risk: Low                                                                                                                                                                     |  |  |

Table 6.1. Quartus II Integrated Synthesis Tool Specific Assessment of Options and Functionalities

\*WYSIWYG acronym stands for "What You See Is What You Get"

Following design-specific files should be subject to revision control:

- Project file (including the name and location of all the RTL HDL files to be synthesized and the synthesis options)
- RTL HDL source code
- Synopsys Design Constraints File (SDC)

| 65/153 | SHARDELD_Final_Study_Report |
|--------|-----------------------------|
|        | 65/153                      |



٠

# SHARDELD Final Study Report

SHARDELD\_Final\_Study\_Report

- Tcl script to guide the synthesis process (if any)
- Design technology libraries

| IOxOS Technologies SA | 66/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



#### 6.1.1.2 Xilinx Synthesis Technology - XST (Xilinx)

XST is the synthesis tool integrated within Xilinx ISE design environment and synthesizes VHDL, Verilog and mixed language designs to create Xilinx-specific netlists. The tool can also write VHDL and Verilog netlists after synthesis for further simulation.

The specific assessment is performed using as reference the version 12.4 of Xilinx ISE software.

Table 6.2 summarizes its synthesis configuration options and functions along with their benefits, limitations and recommendations for use.

|    | Synthesis Tools: XST - Xilinx    |                                                                                                                         |                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|----|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    | Synthesis Options                |                                                                                                                         |                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| #  | <b>Option/Function</b>           | Description                                                                                                             | Benefits                                                                                                                                                                                                | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 01 | Optimization<br>Goal             | Defines the synthesis<br>optimization strategy at global<br>level<br>Values:<br>• Speed (default)<br>• Area             | Allows to establish a design<br>implementation strategy tightly<br>coupled with the place and route<br>process<br><i>Speed</i> goal reduces the number of<br>logic levels, while the <i>Area</i> option | Some options may not have an<br>optimal result depending on the<br>selected synthesis optimization<br>strategy<br>Therefore the <i>Optimization Goal</i><br>should be adapted to the design                                                                                                                                                                                                                                |  |  |
|    |                                  |                                                                                                                         | reduces the total amount of logic                                                                                                                                                                       | requirements<br>Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 02 | Optimization<br>Effort           | Defines the synthesis<br>optimization effort level at<br>global level<br>Values:                                        | Instructs the tool to perform<br>additional optimization techniques<br>depending on the desired<br>processing time                                                                                      | <i>High</i> optimization effort may degrade the implementation performance, while the <i>Fast</i> option only leads to faster processing times                                                                                                                                                                                                                                                                             |  |  |
|    |                                  | <ul><li>Normal (default)</li><li>High</li><li>Fast</li></ul>                                                            |                                                                                                                                                                                                         | Xilinx highly recommends to set<br>this option to its default value<br>( <i>Normal</i> )                                                                                                                                                                                                                                                                                                                                   |  |  |
|    |                                  |                                                                                                                         |                                                                                                                                                                                                         | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 03 | Power Reduction                  | Enables synthesis optimization<br>techniques to reduce power<br>consumption<br>Values: Check box disabled by<br>default | Allows to minimize power<br>consumption reducing the number<br>of simultaneously active block<br>RAM elements by using RAM<br>enable features                                                           | It is recommended to set this option<br>to its default value (disabled) to<br>keep full control on the RAM<br>implementation<br>It is also recommended to apply<br>power reduction techniques directly<br>in the RTL HDL code such as:<br>• Adding control logic to<br>handle Block RAM<br>enable signals<br>• Using LUT instead of<br>Block RAM for small<br>memory blocks<br>• Control over counters<br>Safety risk: Low |  |  |
| 04 | Use Synthesis<br>Constraint File | Instructs the tool to process the<br>user XST Constraint File<br>(XCF)                                                  | Allows to enable the user constraint file                                                                                                                                                               | It is highly recommended to use at<br>least one constraint file including<br>user defined timing constraints                                                                                                                                                                                                                                                                                                               |  |  |

| IOxOS Technologies SA | 67/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
| IOxOS Technologies SA | 67/153 | SHARDELD_Final_Study_Rep    |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|     | Synthesis Tools: XST - Xilinx                                           |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                              |  |
|-----|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                         | Values: Check box enabled by default                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                       | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                          |  |
| 05  | Keep Hierarchy                                                          | Defines the generation of a<br>hierarchical netlist, preserving<br>the HDL hierarchy through the<br>synthesis and place and route<br>processes<br>Values:<br>• Yes<br>• No (default)<br>• Soft | Preserving the hierarchy may<br>speed up processing<br>When this option is disabled, the<br>result is a flatten design which can<br>improve the synthesis results by<br>optimizing the entity boundaries<br>The <i>Soft</i> option keeps hierarchy<br>only at synthesis level                                                                                                         | It is recommended to set this option<br>to its default value (No) to improve<br>the implementation results<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                        |  |
| 06  | Netlist Hierarchy                                                       | Controls the form in which the<br>final netlist is generated,<br>allowing a hierarchical netlist<br>despite the value of the Keep<br>Hierarchy option<br>Values:                               | This option may optimize the<br>design implementation by<br>grouping basic inferred macros<br>together with higher complexity<br>macros                                                                                                                                                                                                                                               | It is recommended to set this option<br>to its default value ( <i>As Optimized</i> )<br>to not override the <i>Keep Hierarchy</i><br>option value<br>Safety risk: <b>Low</b>                                                                                                                                                                                                 |  |
| 07  | Global<br>Optimization<br>Goal                                          | Allows to optimize the design<br>by regions in terms of timing<br>Values:                                                                                                                      | AllClockNets option optimizes the<br>period of the entire design<br>Inpad To Outpad optimizes the<br>maximum delay from input pad to<br>output pad<br>Offset In Before optimizes the<br>maximum delay from input pad to<br>clock<br>Offset Out After optimizes the<br>maximum delay from clock to<br>output pad<br>Maximum Delay incorporates all<br>previously mentioned constraints | These timing constraints are<br>globally applied to the entire design<br>and are overridden by constraints<br>specified in the User Constraint File<br>(UCF)<br>It is recommended to set this option<br>to its default value ( <i>AllClockNets</i> )<br>or to <i>Maximum Delay</i> and define a<br>comprehensive User Constraint File<br>(UCF)<br>Safety risk: <b>Medium</b> |  |
| 08  | Generate RTL<br>Schematic                                               | Allows the tool to generate a<br>netlist file representing a<br>Register Transfer Level (RTL)<br>design structure<br>Values:<br>• Yes (default)<br>• No<br>• Only                              | There is no impact on the<br>implementation<br>The netlist file can be viewed with<br>the RTL Viewer or the<br>Technology Viewer tools for<br>visual inspection of the<br>synthesized design                                                                                                                                                                                          | There is no impact on the<br>implementation<br>The netlist file can be viewed with<br>the RTL Viewer or the Technology<br>Viewer tools for visual inspection<br>of the synthesized design<br>Safety risk: Low                                                                                                                                                                |  |
| 09  | Read Cores                                                              | Allows the tool to read EDIF<br>and NGC core files for timing<br>estimation and device<br>utilization control<br>Values: Check box enabled by<br>default                                       | The tool can optimize better the logic around the core                                                                                                                                                                                                                                                                                                                                | For some cores, such as the PCI<br>core, requires a different<br>optimization of their<br>interconnection logic. Therefore this<br>option should be disabled when<br>using these cores<br>Safety risk: <b>Low</b>                                                                                                                                                            |  |
| 10  | Write Timing<br>Constraints                                             | Allows the tool to write timing constraints to the synthesized                                                                                                                                 | Potential improvements in optimization                                                                                                                                                                                                                                                                                                                                                | It is recommended to set this option<br>to its default value (disabled) and                                                                                                                                                                                                                                                                                                  |  |
| IOx | OxOS Technologies SA         68/153         SHARDELD_Final_Study_Report |                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                              |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: XST - Xilinx     |                                                                                                                                                                  |                                                                                                                            |                                                                                                                                                                                                                                               |  |
|----|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                   | file (NGC)<br>Values: Check box disabled by<br>default                                                                                                           |                                                                                                                            | define the timing constraints for the<br>place and route process in the User<br>Constraint File (UCF)                                                                                                                                         |  |
|    |                                   |                                                                                                                                                                  |                                                                                                                            | Safety risk: Medium                                                                                                                                                                                                                           |  |
| 11 | Cross Clock<br>Analysis           | Allows the tool to perform<br>timing optimizations across<br>clock domains<br>Values: Check box disabled by                                                      | Potential improvements in optimization                                                                                     | It is highly recommended to set this<br>option to its default value (disabled)<br>to avoid undesired optimizations on<br>the synchronization logic                                                                                            |  |
|    |                                   | default                                                                                                                                                          |                                                                                                                            | One of the recommendations of this study concerning CDC paths is to constraint the synthesis tool to ensure that no optimization is made on them (refer to § $4.2.2.6$ )                                                                      |  |
|    |                                   |                                                                                                                                                                  |                                                                                                                            | Safety risk: High                                                                                                                                                                                                                             |  |
| 12 | LUT-FF Pairs<br>Utilization Ratio | Defines the area size of LUT-<br>FF pairs that the tool should<br>not exceed during timing<br>optimization                                                       | This option can be useful when<br>the target device logic resources<br>(area) may be not enough to<br>implement the design | It is recommended to set this option<br>to its default value (100%) to avoid<br>additional area constraints on the<br>design                                                                                                                  |  |
|    |                                   | Values: A percent of total<br>numbers (100% is set by<br>default)                                                                                                |                                                                                                                            | A good design practice is to foresee<br>a target device with enough logic<br>resources to keep a comfortable<br>margin and avoid logic-reduction<br>techniques such as mapping logic to<br>block RAM                                          |  |
|    |                                   |                                                                                                                                                                  |                                                                                                                            | Safety risk: Low                                                                                                                                                                                                                              |  |
| 13 | BRAM<br>Utilization Ratio         | Defines the number of block<br>RAM components that the tool<br>should not exceed during<br>synthesis<br>Values: A percent of total<br>numbers (100% is set by    | This option allows to reserve<br>block RAM for inferred RAM<br>components                                                  | It is recommended to set this option<br>to its default value (100%) to avoid<br>unexpected use of distributed RAM<br>(logic block configured as memory)<br>instead of block RAM (dedicated<br>memory)                                         |  |
|    |                                   | default)                                                                                                                                                         |                                                                                                                            | A good design practice is to define<br>the type of RAM (block/distributed)<br>at RTL level. Block RAM are more<br>recommended for large sized<br>memories, while distributed RAM<br>should be used for small sized<br>memories and FIFOs      |  |
|    |                                   |                                                                                                                                                                  |                                                                                                                            | It is important to note that they are<br>operated differently: In distributed<br>RAM the read operation is<br>asynchronous while in block RAM<br>is synchronous                                                                               |  |
|    |                                   |                                                                                                                                                                  |                                                                                                                            | Safety risk: Medium                                                                                                                                                                                                                           |  |
| 14 | DSP Utilization<br>Ratio          | Restricts the number of DSP<br>blocks that the tool uses to<br>implement inferred functions<br>Values: A percent of total<br>numbers (100% is set by<br>default) | This option is used in collaborate<br>workflows to reserve DSP<br>resources for each separate<br>component                 | It is recommended to set this option<br>to its default value (100%) and<br>foresee the available DSP resources<br>in a early stage of the design flow,<br>ensuring that the selected device<br>can accommodate all instantiated<br>DSP blocks |  |
| L  |                                   | 1                                                                                                                                                                | 1                                                                                                                          | 1                                                                                                                                                                                                                                             |  |

IOxOS Technologies SA

SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Synthesis Tools: XST - Xilinx                            |                                                          |                                                                                                                                                       |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                          |                                                          |                                                                                                                                                       |                                                                                                                                                                                                                         | The option is overridden in DSP<br>implementation is forced on<br>inferred macros                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                                          |                                                          |                                                                                                                                                       |                                                                                                                                                                                                                         | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 15                                                       | Generic,<br>Parameters                                   | Redefine Generics (VHDL)<br>and Parameters (Verilog) in the<br>top-level design block                                                                 | Allows to modify the design<br>without modifying the source code                                                                                                                                                        | It is highly recommended not to use<br>this option, and make these<br>modifications at RTL level instead<br>of at synthesis level to keep a better<br>traceability of the project baseline<br>an avoid implementations with an<br>unexpected configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                          |                                                          |                                                                                                                                                       |                                                                                                                                                                                                                         | Safety risk: High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 16                                                       | Verilog Macros                                           | Redefine Verilog macros                                                                                                                               | Allows to modify the design<br>configuration without modifying<br>the source code                                                                                                                                       | It is recommended not to use this<br>option, and make these<br>modifications at RTL level instead<br>of at synthesis level to keep a better<br>traceability of the project baseline<br>an avoid implementations with an<br>unexpected configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                          |                                                          |                                                                                                                                                       |                                                                                                                                                                                                                         | Safety risk: High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                                          | HDL Options                                              |                                                                                                                                                       |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| #                                                        | <b>Option/Function</b>                                   | Description                                                                                                                                           | Benefits                                                                                                                                                                                                                | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 17                                                       | Automatic FSM<br>Extraction and<br>Encoding<br>Algorithm | Enables FSM extraction and<br>specific synthesis<br>optimizations<br>Values:                                                                          | Allows to select the FSM<br>encoding algorithm in order to<br>improve area and timing<br>The default value ( <i>Auto</i> ) lets the<br>tool to select the best coding<br>technique for each individual state<br>machine | When enable, the FSM extraction<br>optimizes each FSM by removing<br>all states and transition logic that<br>can not be reached. The result is an<br>FSM which can not recover from an<br>invalid state caused by some<br>external influence (SEU),<br>asynchronous inputs, or a physical<br>failure in the device<br>In order to implement more reliable<br>FSM, it is highly recommended to<br>disable the Automatic FSM<br>Extraction ( <i>None</i> ) and encode the<br>states of each FSM at RTL level in<br>order to get an exact<br>implementation of the RTL HDL<br>code, including the expected<br>recovery state (covered by the<br>"others" branch of the <i>case</i><br>statement)<br>Safety risk: <b>High</b> |  |
| 18                                                       | Safe                                                     | Implements FSM in Safe                                                                                                                                | Avoids the tool to remove the                                                                                                                                                                                           | It is highly recommended to set this                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|                                                          | Implementation                                           | Implementation mode,<br>generating additional logic that<br>forces the FSM to a valid state<br>(recovery state)<br>Values:<br>• Yes<br>• No (default) | transition logic for unreachable<br>states<br>A safe recovery state is defined by<br>the tool (reset state or power-up<br>state if the FSM does not have an<br>initialization signal) or by the user                    | option to its default value ( <i>No</i> ) and<br>encode the states of each FSM at<br>RTL level in order to get an exact<br>implementation of the RTL HDL<br>code, including the expected<br>recovery state (covered by the<br>"others" branch of the <i>case</i><br>statement) [EXT-04]                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| IOxOS Technologies SA 70/153 SHARDELD_Final_Study_Report |                                                          |                                                                                                                                                       |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |


SHARDELD\_Final\_Study\_Report

|     | Synthesis Tools: XST - Xilinx   |                                                                                                                                                           |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|-----|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|     |                                 |                                                                                                                                                           |                                                                                                                                                                                                                                                                        | Safety risk: High                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 19  | Case<br>Implementation<br>Style | Instructs the tool how to<br>interpret Verilog <i>case</i><br>statements<br>Values:<br>• None (default)<br>• Full<br>• Parallel<br>• Full-parallel        | This option (for Verilog designs<br>only) avoids latches inferred by<br>uncompleted <i>case</i> statements<br>( <i>Full</i> and <i>Full-parallel</i> values). It<br>is also used to avoid priority<br>encoders ( <i>Parallel</i> and <i>Full-<br/>parallel</i> values) | It is highly recommended to set this<br>option to its default value ( <i>None</i> ) to<br>force the tool to implement the<br>exact behaviour of the <i>case</i><br>statements, which has already been<br>reviewed<br>Safety risk: <b>High</b>                                                                                                                                                                |  |  |  |
| 20  | FSM Style                       | Allows to select the type of<br>resources (LUT or block<br>RAM) for the implementation<br>of FSM<br>Values:<br>• LUT (default)<br>• Block RAM             | FSM implemented with block<br>RAM resources may be faster and<br>more compact                                                                                                                                                                                          | It is recommended to set this option<br>to its default value ( <i>LUT</i> ). Block<br>RAM resources are more sensitive<br>to phenomena such as SEU than<br>LUT<br>Safety risk: <b>High</b>                                                                                                                                                                                                                   |  |  |  |
| 21  | RAM Extraction                  | Enables or disables the<br>inference of RAM macros<br>Values:<br>• Yes (default)<br>• No                                                                  | When enabled, this option allows<br>the inference of RAM macros                                                                                                                                                                                                        | It is recommended to disable this<br>option ( <i>No</i> ) and declare at RTL<br>level the type of RAM for each<br>entity<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                          |  |  |  |
| 22  | RAM Style                       | Controls the way the tool<br>implements the inferred RAM<br>macros<br>Values:<br>Auto (default)<br>Distributed<br>Block                                   | Allows the user to force the use of<br>distributed or block RAM<br>resources to implement inferred<br>RAM                                                                                                                                                              | This option is not applicable when<br>RAM Extraction is disabled as<br>recommended<br>In case RAM Extraction is enabled,<br>then it is recommended to set this<br>option to its default value ( <i>Auto</i> ) to<br>allow the tool the selection of the<br>more appropriate resource in terms<br>of HDL description style<br>(synchronous or asynchronous data<br>read) and availability<br>Safety risk: Low |  |  |  |
| 23  | ROM Extraction                  | Enables ROM macro inference<br>from <i>case</i> statements in which<br>all assigned contexts are<br>constant values<br>Values:<br>• Yes (default)<br>• No | When enabled, this option allows<br>the inference of ROM macros                                                                                                                                                                                                        | It is recommended to disable this<br>option ( <i>No</i> ) and declare at RTL<br>level the type of ROM for each<br>entity<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                          |  |  |  |
| 24  | ROM Style                       | Controls the way the tool<br>implements the inferred ROM<br>macros<br>Values:<br>• Auto (default)<br>• Distributed<br>• Block                             | Allows the user to force the use of<br>distributed or block RAM<br>resources to implement inferred<br>ROM                                                                                                                                                              | This option is not applicable when<br>ROM Extraction is disabled as<br>recommended<br>In case ROM Extraction is enabled,<br>then it is recommended to set this<br>option to its default value ( <i>Auto</i> ) to<br>allow the tool the selection of the<br>more appropriate resource in terms<br>of HDL description style<br>(synchronous or asynchronous data                                               |  |  |  |
| IOx | OS Technologies SA              |                                                                                                                                                           | 71/153                                                                                                                                                                                                                                                                 | SHARDELD Final Study Report                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |



SHARDELD\_Final\_Study\_Report

|     | Synthesis Tools: XST - Xilinx  |                                                                                                        |                                                                                                                                      |                                                                                                                                                                                            |  |  |
|-----|--------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|     |                                |                                                                                                        |                                                                                                                                      | read) and availability                                                                                                                                                                     |  |  |
|     |                                |                                                                                                        |                                                                                                                                      | Safety risk: Low                                                                                                                                                                           |  |  |
| 25  | Automatic<br>BRAM Packing      | Packs two small block RAM<br>components into a single block<br>RAM primitive as dual-port<br>block RAM | Potential improvement in terms of block RAM usage                                                                                    | It is recommended to set this option<br>to its default value ( <i>No</i> ) to avoid<br>unexpected behaviour of the<br>implemented memory structures                                        |  |  |
|     |                                | Values:<br>• Yes<br>• No (default)                                                                     |                                                                                                                                      | Safety risk: <b>Medium</b>                                                                                                                                                                 |  |  |
| 26  | Shift Register<br>Extraction   | Enables the inference of Shift<br>Register macro<br>Values:                                            | Allows to use dedicated hardware<br>resources to implement shift<br>registers                                                        | It is recommended to set this option<br>to its default value ( <i>Yes</i> ) and check<br>the inferred macro                                                                                |  |  |
|     |                                | <ul><li>Yes (default)</li><li>No</li></ul>                                                             |                                                                                                                                      | The inferred shift register macros<br>use LUT resources instead of Block<br>RAM                                                                                                            |  |  |
|     |                                |                                                                                                        |                                                                                                                                      | Safety risk: Medium                                                                                                                                                                        |  |  |
| 27  | Resource Sharing               | Enables or disables resource<br>sharing of arithmetic operators<br>Values:                             | Minimizes the number of<br>operators. This optimization uses<br>two similar arithmetic resources<br>which are never used at the same | It is recommended to disable this<br>option ( <i>No</i> ) since this option may<br>negatively impact the timing<br>performance                                                             |  |  |
|     |                                | • No                                                                                                   | time to implement a single<br>operator<br>In most cases resource sharing<br>improves area                                            | Resource sharing combined with<br>poor coding style may force the tool<br>to implement more arithmetic<br>operation than is required, reducing<br>the overall performance of the<br>design |  |  |
|     |                                |                                                                                                        |                                                                                                                                      | In addition, this optimization may<br>not be compatible with LEC                                                                                                                           |  |  |
|     |                                |                                                                                                        |                                                                                                                                      | Safety risk: High                                                                                                                                                                          |  |  |
| 28  | Use DSP Block                  | Enables or disables the use of<br>DSP block resources<br>Values:<br>• Auto (default)                   | Allows the use of DSP blocks to<br>implement arithmetic logic<br>(especially for multipliers and<br>accumulators) to optimize the    | Structures around the arithmetic<br>logic should be protected to prevent<br>their implementation within the<br>DSP block                                                                   |  |  |
|     |                                | <ul><li>Yes</li><li>No</li></ul>                                                                       | overall use of logic resources                                                                                                       | It is recommended to disable this option ( <i>No</i> )                                                                                                                                     |  |  |
|     |                                |                                                                                                        |                                                                                                                                      | Safety risk: Low                                                                                                                                                                           |  |  |
| 29  | Asynchronous To<br>Synchronous | Allows to transform<br>asynchronous resources into                                                     | Allows to transform asynchronous<br>resources into synchronous<br>without abanging the PTL HDL                                       | It is highly recommended to set this<br>option to its default value (disabled)                                                                                                             |  |  |
|     |                                | Values: Check box disabled by default                                                                  | code, in order to assess the<br>potential of those resources                                                                         | Most of the transformations are not<br>needed if Hardware Design<br>Standards are properly used (reset                                                                                     |  |  |
|     |                                |                                                                                                        | Applies to inferred sequential                                                                                                       | design practices)                                                                                                                                                                          |  |  |
|     |                                |                                                                                                        | elements only                                                                                                                        | Safety risk: High                                                                                                                                                                          |  |  |
|     |                                | Xili                                                                                                   | nx Specific Options                                                                                                                  |                                                                                                                                                                                            |  |  |
| #   | <b>Option/Function</b>         | Description                                                                                            | Benefits                                                                                                                             | Limitations and Recommendations                                                                                                                                                            |  |  |
| 30  | Add I/O Buffers                | Enables or disables I/O buffer insertion                                                               | Automatically generates the I/O primitives that are connected to                                                                     | It is recommended to disable this option when the tool synthesizes an                                                                                                                      |  |  |
| IOx | OS Technologies SA             |                                                                                                        | 72/153                                                                                                                               | SHARDELD_Final_Study Report                                                                                                                                                                |  |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: XST - Xilinx  |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                | Values: Check box enabled by default                                                                                                                                                                                                       | I/O ports of the top-level module                                                                                                                                                                                   | internal module that is instantiated later in a larger design                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|    |                                |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                     | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 31 | Max Fanout                     | Limits the fanout of nets and<br>signals<br>Values: Integer number<br>(100'000 is set by default)                                                                                                                                          | A conservative maximum fanout<br>may improve timing results<br>This property can be used along<br>with <i>Register Duplication</i> to<br>improve timing performance by<br>replicating registers with high<br>fanout | This value depends on the selected<br>target device, therefore it is<br>recommended to set it according to<br>the device<br>The <i>Max Fanout</i> property is not a<br>technology limit, but only a guide<br>for the synthesis tool<br>This property may not be respected<br>by the tool, especially when the<br>limit is small. Therefore <i>Max</i><br><i>Fanout</i> property should be given a<br>reasonable value<br>Safety risk: Low                                                                               |  |
| 32 | Number of Clock<br>Buffers     | Controls the maximum number<br>of clock buffers (BUFG)<br>elements created by<br>expressions<br>Values: Integer number<br>(default value depends on<br>target device and is equals to<br>the maximum number of<br>available BUFG elements) | This option may be used to<br>preserve BUFG elements when<br>the tool synthesizes an internal<br>module that is instantiated later in<br>a larger design                                                            | It is recommended to set this option<br>to its default value<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 33 | Register<br>Duplication        | Enables or disables register<br>replication<br>Values:<br>• Yes (default)<br>• No                                                                                                                                                          | Improves timing performance by<br>replicating registers with high<br>fanout<br>Helps to meet the <i>Max Fanout</i><br>constraint by replicating any<br>register exceeding the applied<br>Max Fanout value           | When register duplication is<br>enabled, the RTL HDL code should<br>include attributes to avoid<br>replication of some registers such as<br>the FF used to synchronize clock<br>domains (refer to § 4.2.2.5 )<br>Xilinx recommends to disable this<br>option and perform manual register<br>duplication in the RTL HDL code,<br>since in some cases registers may<br>not be automatically replicated as<br>expected by using this option<br>together with the <i>Max Fanout</i><br>property<br>Safety risk: <b>High</b> |  |
| 34 | Equivalent<br>Register Removal | Enables or disables removal of<br>equivalent registers described<br>at RTL level<br>Values: Check box enabled by<br>default                                                                                                                | Improves area, increasing the<br>probability that the design will fit<br>on the device<br>Equivalent FF are not removed if<br>they are instantiated from a Xilinx<br>primitive library                              | It is recommended to set this option<br>to its default value (enabled) to<br>perform a first run, even if the<br>processing time increases due to FF<br>optimization, and check the<br>synthesis report to identify the<br>equivalent registers removed by this<br>option. Then, the duplicated<br>registers identified should be<br>removed from the RTL HDL code.<br>At this point, the option can be<br>disabled                                                                                                     |  |

IOxOS Technologies SA

SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

|     |                                | Synthe                                                                                                                                                          | sis Tools: XST - Xilinx                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|     |                                |                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                       | This option is not compatible with<br>some techniques used to increase<br>robustness such as TMR<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 35  | Register<br>Balancing          | Enables FF retiming by<br>moving FF and latches across<br>logic to increase clock<br>frequency<br>Values:<br>• Yes<br>• No (default)<br>• Forward<br>• Backward | <ul> <li>Improves timing performance by means of two optimizations:</li> <li>Forward register balancing: A set of FFs at the inputs of a LUT is moved to a single FF at its output</li> <li>Backward register balancing: A FF at the output of a LUT is moved to a set of FFs at its input</li> </ul> | It is highly recommended to set this<br>option to its default value (No) for<br>the following reasons: <ul> <li>This optimization can<br/>move combinational logic<br/>across different clock<br/>domains</li> <li>Design verification may<br/>become more complicated<br/>because register names,<br/>position, and functionality<br/>no longer match the RTL<br/>description</li> </ul> This function is affected by the<br>Keep Hierarchy option (when the<br>design is flattened -Keep Hierarchy<br>disabled-, FF may leave the block<br>boundaries) Safety risk: High |  |  |
| 36  | Move First Flip-<br>Flop Stage | Controls the retiming of<br>registers with paths coming<br>from primary inputs<br>Values: Check box enabled by<br>default when Register<br>Balancing is enabled | Improves timing performance                                                                                                                                                                                                                                                                           | This option is available only when<br>Register Balancing is enabled<br>Besides the undesired effects of<br>Register Balancing, this option may<br>also increase the input to clock<br>timing. To avoid this effect, the<br>"offset in before" timing property<br>should be properly constrained in<br>the UCF<br>For these reasons, it is highly<br>recommended to disable this option<br>(disabled)<br>Safety risk: <b>High</b>                                                                                                                                           |  |  |
| 37  | Move Last Flip-<br>Flop Stage  | Controls the retiming of<br>registers with paths going to<br>primary inputs<br>Values: Check box enabled by<br>default when Register<br>Balancing is enabled    | Improves timing performance                                                                                                                                                                                                                                                                           | This option is available only when<br>Register Balancing is enabled<br>Besides the undesired effects of<br>Register Balancing, this option may<br>also increase the clock to output<br>timing. To avoid this effect, the<br>"offset in after" timing property<br>should be properly constrained in<br>the UCF<br>For these reasons, it is highly<br>recommended to disable this option<br>(disabled)<br>Safety risk: <b>High</b>                                                                                                                                           |  |  |
| 38  | Pack I/O                       | Packs FF into the I/Os to                                                                                                                                       | When the default value is set                                                                                                                                                                                                                                                                         | It is recommended to set this option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| IOx | OS Technologies SA             | OxOS Technologies SA 74/153 SHARDELD Final Study Report                                                                                                         |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



SHARDELD\_Final\_Study\_Report

|    | Synthesis Tools: XST - Xilinx          |                                                                                                                                                                  |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                           |  |
|----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    | Registers into<br>IOBs                 | improve input and output path<br>timing<br>Values:<br>• Auto (default)<br>• Yes<br>• No                                                                          | <ul> <li>(Auto), the tool packs FF into the I/Os depending on the Optimization Goal settings: <ul> <li>Area: The tool packs FF as tightly as possible to the IOBs</li> <li>Speed: Registers are moved to the IOBs provided they are not covered by timing constraints</li> </ul> </li> </ul> | to its default value ( <i>Auto</i> )<br>Checking the RTL viewer to<br>identify the registers moved to the<br>IOBs is also a good practice<br>Safety risk: <b>Low</b>                      |  |
| 39 | LUT Combining                          | Merges LUT pairs with<br>common inputs to single dual-<br>output LUT6 elements<br>Values:<br>• No (default)<br>• Auto<br>• Area                                  | This optimization may improve<br>design area<br>The option <i>Auto</i> tries to make a<br>trade-off between area and speed                                                                                                                                                                   | It is recommended to set this option<br>to its default value ( <i>No</i> ) to avoid<br>undesired optimizations together<br>with a reduction of design speed<br>Safety risk: <b>Medium</b> |  |
| 40 | Reduce Control<br>Sets                 | Reduces the number of control<br>sets, which are collections of<br>control signals (clock, clock<br>enable and set/reset)<br>Values:<br>• No (default)<br>• Auto | This optimization, that applies<br>only to synchronous control<br>signals, may reduce design area,<br>improve the packing process and<br>reduce the number of slices (even<br>if the number of LUTs increases)                                                                               | It is recommended to set this option<br>to its default value ( <i>No</i> ) to avoid<br>undesired optimizations<br>Safety risk: <b>Medium</b>                                              |  |
| 41 | Use Clock Enable                       | Enables or disables clock<br>enabling in FFs<br>Values:<br>• Auto (default)<br>• Yes<br>• No                                                                     | This option may optimize logic<br>The option <i>Auto</i> tries to make a<br>trade-off between using a<br>dedicated clock enable input of a<br>FF, and putting clock enable logic<br>on the input of the FF                                                                                   | It is recommended to disable this<br>option ( <i>No</i> ) and instantiate, if<br>necessary, the clock enable logic<br>directly in the RTL HDL code<br>Safety risk: <b>Medium</b>          |  |
| 42 | Use Synchronous<br>Set                 | Enables or disables the<br>synchronous set function in<br>FFs<br>Values:<br>• Auto (default)<br>• Yes<br>• No                                                    | This option may optimize logic<br>The option <i>Auto</i> tries to make a<br>trade-off between using dedicated<br>synchronous set input of a FF<br>input, and putting synchronous set<br>logic on the D input of a FF                                                                         | It is recommended to disable this<br>option ( <i>No</i> ) and instantiate, if<br>necessary, the synchronous set logic<br>directly in the RTL HDL code<br>Safety risk: <b>Medium</b>       |  |
| 43 | Use Synchronous<br>Reset               | Enables or disables the<br>synchronous reset function in<br>FFs<br>Values:<br>• Auto (default)<br>• Yes<br>• No                                                  | This option may optimize logic<br>The option <i>Auto</i> tries to make a<br>trade-off between using dedicated<br>synchronous reset input of a FF<br>input, and putting synchronous<br>reset logic on the D input of a FF                                                                     | It is recommended to disable this<br>option ( <i>No</i> ) and instantiate, if<br>necessary, the synchronous reset<br>logic directly in the RTL HDL code<br>Safety risk: <b>Medium</b>     |  |
| 44 | Optimize<br>Instantiated<br>Primitives | Enables or disables the<br>optimization of instantiated<br>Xilinx library primitives<br>Values: Check box disabled by<br>default                                 | Allows the optimization of some<br>instantiated Xilinx library<br>primitives                                                                                                                                                                                                                 | It is recommended to set this option<br>to its default value (disabled) to<br>avoid undesired optimizations<br>Safety risk: <b>Medium</b>                                                 |  |

| IOxOS Technologies SA |  |
|-----------------------|--|
|-----------------------|--|



Table 6.2. XST Synthesis Tool Specific Assessment of Options and Functionalities

Following design-specific files should be subject to revision control:

- Project file (including the name and location of all the RTL HDL files to be synthesized and the synthesis options)
- RTL HDL source code
- XST Constraints File (XCF)
- (Optionally) Core files in neither NGC or EDIF format
- Tcl script to guide the synthesis process (if any)
- Design technology libraries

| IOxOS Technologies SA |  |
|-----------------------|--|
|-----------------------|--|



#### 6.1.1.3 Synplify Pro (Synopsys)

Synplify Pro is a third party synthesis tool which is also integrated within Actel Libero IDE design environment. It accepts high-level designs written in Verilog and VHDL to create PLD vendor-specific netlists. The tool can also write VHDL and Verilog netlists after synthesis for further simulation.

The specific assessment is performed using as reference the version E-2010.09A-1 software. Some options which are specific to a given technology or a single device family are not included. For these options, Synopsys recommends to refer to the vendor documentation.

Table 6.3 summarizes its synthesis configuration options and functions along with their benefits, limitations and recommendations for use.

|     | Synthesis Tools: Synplify Pro - Synopsys |                                                                                                                                                                                                               |                                                                                                                                                    |                                                                                                                                                                                                                                                                                                       |  |
|-----|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                          | Devi                                                                                                                                                                                                          | ce Mapping Options                                                                                                                                 |                                                                                                                                                                                                                                                                                                       |  |
| #   | <b>Option/Function</b>                   | Description                                                                                                                                                                                                   | Benefits                                                                                                                                           | Limitations and Recommendations                                                                                                                                                                                                                                                                       |  |
| 01  | Fanout Guide                             | Specifies the global fanout<br>limit for the whole design<br>Value: Any non-negative<br>integer (24 is the default value)                                                                                     | A conservative maximum fanout<br>may improve timing results<br>This tool may try replication or<br>signal buffering to respect the<br>fanout limit | This value depends on the selected<br>target device, therefore it is<br>recommended to set it according to<br>the device<br>The <i>Fanout Guide</i> property is not a<br>technology limit, but only a guide<br>for the synthesis tool                                                                 |  |
|     |                                          |                                                                                                                                                                                                               |                                                                                                                                                    | This property may not be respected<br>by the tool, especially when the<br>limit interferes with optimization.<br>Therefore <i>Max Fanout</i> property<br>should be given a reasonable value                                                                                                           |  |
|     |                                          |                                                                                                                                                                                                               |                                                                                                                                                    | The RTL HDL code should include<br>attributes to avoid replication of<br>some registers such as the FF used<br>to synchronize clock domains (refer<br>to § 4.2.2.5 )                                                                                                                                  |  |
|     |                                          |                                                                                                                                                                                                               |                                                                                                                                                    | Safety risk: Medium                                                                                                                                                                                                                                                                                   |  |
| 02  | Disable I/O<br>Insertion                 | Enables or disables the<br>insertion of I/O pads (inputs,<br>outputs and bidirectionals) in<br>the output netlist<br>Values: Check box disabled by                                                            | Automatic I/O insertion may be<br>useful to estimate how much logic<br>resources are used before<br>synthesizing an entire FPGA                    | It is recommended to disable the<br>automatic I/O insertion and<br>instantiate I/O pads directly in the<br>HDL RTL code for the pins that<br>require them                                                                                                                                             |  |
|     |                                          | default                                                                                                                                                                                                       |                                                                                                                                                    | Safety risk: Medium                                                                                                                                                                                                                                                                                   |  |
| 03  | Update Compile<br>Point Timing<br>Data   | Controls whether or not<br>changes to a locked compile<br>point force remapping of<br>higher level compile points,<br>taking into account the new<br>timing model<br>Values: Check box disabled by<br>default | This option is used in incremental design flows                                                                                                    | This option is unavailable in<br>Synplify F-2011.09 or higher<br>Incremental design flows may<br>involve an additional effort in order<br>to assess that design modifications<br>do not disturb other parts of the<br>design<br>This methodology increases the<br>complexity of the project baseline, |  |
| IOx | OS Technologies SA                       |                                                                                                                                                                                                               | 77/153                                                                                                                                             | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                           |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    |                                           |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                   | traceability and configuration                                                                                                                                                                                        |
|----|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                           |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                   | management processes since several<br>iterations with different settings are<br>required to generate the final<br>implementation                                                                                      |
|    |                                           |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                   | Therefore, it is not recommended to<br>use Incremental design flows unless<br>the methodology and the supporting<br>processes are properly mastered to<br>ensure the reproducibility of the<br>implementation process |
|    |                                           |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                   | Safety risk: High                                                                                                                                                                                                     |
| 04 | Promote Global<br>Buffer Threshold        | Specifies the fanout load<br>threshold to promote signals to<br>global signals (also referenced<br>as high drive elements)                                                                                                                                                                        | The tool assigns the available<br>global buffers to drive promoted<br>signals using the following<br>priority:                                                                                                                                    | This value depends on the selected<br>target device, therefore it is<br>recommended to set it according to<br>the device                                                                                              |
|    |                                           | Value: Any non-negative<br>integer (50 is the default value)                                                                                                                                                                                                                                      | <ul> <li>Clock</li> <li>Asynchronous set/reset signals</li> <li>Enable and Data signals</li> </ul>                                                                                                                                                | Automatic global promotion is<br>recommended only for high fanout<br>nets. Driving high fanout nets with<br>a clock network may improve                                                                               |
|    |                                           |                                                                                                                                                                                                                                                                                                   | This option, applicable to both<br>ports and nets, allows to reserve<br>the use of global clock networks<br>to high fanout nets                                                                                                                   | timing and routability<br>Safety risk: <b>Low</b>                                                                                                                                                                     |
| 05 | Operating<br>Conditions                   | This option allows to specify<br>an operating condition for<br>certain devices<br>Values: Depending on selected<br>technology. The Actel<br>operating condition can contain<br>specifications for military,<br>commercial and industrial, with<br>designations of worst, typical<br>and best case | <ul> <li>Different operating conditions cause differences in device performance, affecting the following processes and data:</li> <li>Optimization (when timing constraints are used)</li> <li>Timing analysis</li> <li>Timing reports</li> </ul> | It is recommended to set this<br>parameter to the selected<br>specification (commercial /<br>industrial / military) deigned for<br>worst-case<br>Safety risk: <b>Medium</b>                                           |
| 06 | Annotated<br>Properties for<br>Analyst    | Annotates the design with<br>generic non-timing instance<br>properties and timing<br>properties                                                                                                                                                                                                   | The annotated properties are<br>viewable in the RTL View and<br>the HDL Analyst software tool                                                                                                                                                     | It is recommended to set this option<br>to its default value (enabled) if HDL<br>Analyst software tool is used for<br>further code analysis                                                                           |
|    |                                           | Values: Check box enabled by default                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                   | Safety risk: Low                                                                                                                                                                                                      |
| 07 | Max Number of<br>Critical Paths in<br>SDF | Specifies the maximum number<br>of critical paths in a forward-<br>annotated constraint file (SDF)<br>Value: Any non-negative<br>integer (4000 is the default                                                                                                                                     | The SDF file displays a<br>prioritized list of the worst-case<br>paths in a design, which can be<br>used by the place and route tool to<br>improve timing and performance                                                                         | It is recommended to perform<br>several iterations with different<br>values to achieve the best<br>performance possible<br>Safety risk: <b>Low</b>                                                                    |
|    |                                           | value)                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                       |
|    | Conservative<br>Register<br>Optimization  | Instructs the tool to use less<br>restrictive register<br>optimizations<br>Values: Check box disabled by<br>default                                                                                                                                                                               | When enabled, this option allows<br>to reduce process runtime by<br>applying less restrictive register<br>optimization when area is not the<br>main constraint                                                                                    | It is recommended to set this option<br>to its default value (disabled) to<br>avoid unexpected optimizations<br>Safety risk: <b>Medium</b>                                                                            |

IOxOS Technologies SA

 $SHARDELD\_Final\_Study\_Report$ 



SHARDELD\_Final\_Study\_Report

|     |                          | Synthesis To                                                                                                                          | ols: Synplify Pro - Synopsys                                                                                                                                                                         |                                                                                                                                                                                                                             |
|-----|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09  | Resolve Mixed<br>Drivers | Instructs the tool to resolve nets<br>driven by VCC or GND and<br>active drivers<br>Values: Check box disabled by<br>default          | This option is useful to resolve<br>mixed drivers. If a net is driven<br>by VCC or GND and active<br>drivers, enabling this option will<br>connect the net to VCC or GND                             | It is recommended to set this option<br>to its default value (disabled) and<br>resolve the identified mixed drivers<br>directly in the RTL HDL code<br>Safety risk: <b>Medium</b>                                           |
| 10  | Verification<br>Mode     | This option ensures<br>compatibility with some LEC<br>tools<br>Values: Check box disabled by<br>default                               | When enabled, this option ensures<br>that synthesis output files are<br>compatible with the Verplex<br>Conformal Logic equivalence<br>Checker (LEC) tool                                             | When this option is enabled, then <i>Retiming</i> and <i>Pipelining</i> settings should be disabled since these optimizations may not be compatible with LEC                                                                |
|     |                          |                                                                                                                                       |                                                                                                                                                                                                      | It is recommended to set this option<br>to its default value (disabled) if no<br>LEC tool is used                                                                                                                           |
|     |                          |                                                                                                                                       |                                                                                                                                                                                                      | Safety risk: Low                                                                                                                                                                                                            |
|     | 1                        | Opt                                                                                                                                   | imization Switches                                                                                                                                                                                   |                                                                                                                                                                                                                             |
| #   | <b>Option/Function</b>   | Description                                                                                                                           | Benefits                                                                                                                                                                                             | Limitations and Recommendations                                                                                                                                                                                             |
| 11  | FSM Compiler             | This option allows the tool to<br>recognize, extract and optimize<br>the state machines in the design<br>Values: Check hox enabled by | When enabled, this option allows<br>the tool to optimize the extracted<br>FSM to reduce area and/or<br>improve performance                                                                           | It is highly recommended to disable<br>this option (disabled) to prevent<br>automatic FSM optimizations that<br>may produce FSM which can not                                                                               |
|     |                          | default                                                                                                                               | The FSM Compiler has a special<br>encoding directive, " <i>safe</i> ", that<br>will add logic such that if the<br>FSM should ever reach an invalid<br>state, it will be forced to the reset<br>state | recover from invalid states<br>The " <i>safe</i> " directive does not allow<br>to define the recovery state which is<br>forced to the reset state<br>Disabling <i>FSM Compiler</i> also<br>allows to control the <i>FSM</i> |
|     |                          |                                                                                                                                       | When disabled, the FSM are<br>extracted and optimized as regular<br>logic                                                                                                                            | implementation by specifying the<br>number of states, the recovery state<br>and the encoding directly in the<br>RTL HDL code [EXT-04]                                                                                       |
|     |                          |                                                                                                                                       |                                                                                                                                                                                                      | Safety risk: High                                                                                                                                                                                                           |
| 12  | FSM Explorer             | This option allows the tool to<br>explore different encoding<br>styles and select the best suited                                     | When enabled, this option allows<br>the tool to select the encoding<br>style that better fits the FSM                                                                                                | This option is unavailable in<br>Synplify F-2011.03 or higher                                                                                                                                                               |
|     |                          | for the design<br>Values: Check box disabled by<br>default                                                                            |                                                                                                                                                                                                      | When enabled, <i>FSM Explorer</i> runs<br><i>FSM Compiler</i> (even if it is<br>disabled) to extract the FSM<br>information it needs                                                                                        |
|     |                          |                                                                                                                                       |                                                                                                                                                                                                      | Therefore it is highly recommended<br>to set this option to its default value<br>(disabled) to prevent automatic<br>FSM optimizations that may<br>produce FSM which can not recover<br>from invalid states                  |
|     |                          |                                                                                                                                       |                                                                                                                                                                                                      | Safety risk: High                                                                                                                                                                                                           |
| 13  | Resource Sharing         | This option determines whether<br>the synthesis process will use<br>resource sharing techniques<br>Values: Check box enabled by       | Minimizes the number of<br>operators. This optimization uses<br>two similar arithmetic resources<br>which are never used at the same<br>time to implement a single                                   | It is recommended to disable this<br>option (disable) since this option<br>may negatively impact the timing<br>performance                                                                                                  |
|     |                          |                                                                                                                                       | operator                                                                                                                                                                                             | Resource sharing combined with                                                                                                                                                                                              |
| IOx | OS Technologies SA       | 7                                                                                                                                     | 79/153                                                                                                                                                                                               | SHARDELD_Final_Study_Report                                                                                                                                                                                                 |



SHARDELD\_Final\_Study\_Report

|     |                         | Synthesis To                                                                                                                                                    | ols: Synplify Pro - Synopsys                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                         |                                                                                                                                                                 | In most cases resource sharing improves area                                                                                                                                                                                                                                                                                                                                                                                                               | poor coding style may force the tool<br>to implement more arithmetic<br>operations than is required,<br>reducing the overall performance of<br>the design                                                                                                                                                                                                                             |
|     |                         |                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                            | In addition, this optimization may<br>not be compatible with LEC                                                                                                                                                                                                                                                                                                                      |
|     |                         |                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Safety risk: High                                                                                                                                                                                                                                                                                                                                                                     |
| 14  | Pipelining              | This option uses register<br>balancing and pipeline registers<br>on multipliers and ROMs<br>Values: Check box disabled by<br>default                            | When enabled, this option may<br>improve timing performance                                                                                                                                                                                                                                                                                                                                                                                                | It is highly recommended to set this<br>option to its default value (disabled)<br>for the following reasons:<br>This optimization can<br>move combinational logic<br>across different clock<br>domains     Design verification may<br>become more complicated<br>because register names,<br>position, and functionality<br>no longer match the RTL<br>description                     |
|     |                         |                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Safety risk: High                                                                                                                                                                                                                                                                                                                                                                     |
| 15  | Retiming                | This option uses retiming to<br>improve timing performance<br>Values: Check box disabled by<br>default                                                          | <ul> <li>When enable, this option may improve timing performance of sequential circuits without having to modify the RTL HDL source code</li> <li>The improvement is achieved by means of two optimizations: <ul> <li>Forward register balancing: A set of FFs at the inputs of a LUT is moved to a single FF at its output</li> <li>Backward register balancing: A FF at the output of a LUT is moved to a set of FFs at its input</li> </ul> </li> </ul> | It is highly recommended to set this<br>option to its default value (disabled)<br>for the following reasons:<br>This optimization can<br>move combinational logic<br>across different clock<br>domains<br>Design verification may<br>become more complicated<br>because register names,<br>position, and functionality<br>no longer match the RTL<br>description<br>Safety risk: High |
|     | [                       | Γ                                                                                                                                                               | Constraints                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                       |
| #   | <b>Option/Function</b>  | Description                                                                                                                                                     | Benefits                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                                       |
| 16  | Frequency (MHz)         | This option sets the default<br>global frequency<br>Values:<br>• Frequency (MHz)<br>(default)<br>• Auto Constraint<br>(Optimize to obtain<br>maximum frequency) | <i>Frequency</i> value sets the default<br>global frequency in MHz<br>When <i>Auto Constraint</i> is set, and<br>no clocks are defined, the tool<br>automatically constraints the<br>design to achieve the best possible<br>timing                                                                                                                                                                                                                         | It is recommended to use the <i>Frequency</i> option, setting a global value which will be overridden with the individual clock constraints defined in the SDC file Safety risk: <b>Low</b>                                                                                                                                                                                           |
| 17  | Use Clock Period<br>for | Determines whether the default constraints are used for I/O                                                                                                     | When enabled, the tool considers<br>any explicit constraint (default                                                                                                                                                                                                                                                                                                                                                                                       | It is recommended to set this option<br>to its default value (disabled) and let                                                                                                                                                                                                                                                                                                       |
| IOx | OS Technologies SA      | 8                                                                                                                                                               | 30/153                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                           |



SHARDELD\_Final\_Study\_Report

| ICO       ports that do not have user<br>defined constraints       behavioury and, for all ports<br>withou explicit constraints i,<br>uses constraints based on the<br>default       the designer defined constraints         18       Constraint Files       Specifies which constraint files<br>are used for the implementation       Allows to define one or more<br>constraint files (SDC)       It is highly recommended to use<br>the designer defined timing<br>constraints         19       Write Mapped<br>Verliog VFIDL       Description       Benefits       Limitations and Recommendati<br>to enable by<br>option (nabled) to enable this<br>post-place and route simulation<br>model, in case post-place and route simulation<br>model in used to perform the<br>post-place and route simulation<br>model in used, it is<br>requires the appropriate work<br>constraints. Huming constraints are<br>mapped to the appropriate work<br>ocnstraints ething<br>constraints ething<br>constraints ething<br>constraints ething<br>constraints ething<br>constraints. This model is used, it is<br>requires the integration of LEC<br>tools, reducing their setup work<br>by using the information flow<br>verlice who<br>forward-annotate timing<br>constraints ething<br>constraints ething<br>constraints. Ethics bioline is used, it is<br>reconstraints ething<br>constraints. This poption allows to generate<br>the supported by the target dev<br>should be set using the tool's<br>constraint ethic riscopies.         201       Write<br>Verlice Vince<br>fail       Generates a Tcl file interface<br>for better integration with<br>verlice into notify<br>Values: Check box disabled by<br>default       If this option is used, it is<br>recommended to enable this<br>option (rabbid) specially if LE<br>verlice verlice<br>in the Verlifice |      |                                                         | Synthesis To                                                                                                                    | ols: Synplify Pro - Synopsys                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18       Constraint Files       Specifies which constraint file specifies which constraint file (SDC)       It is highly recommended to use least one constraint file (SDC)         #       Option/Function       Description       Eunitations and Recommendation on object the specifies of              |      | Unconstrained<br>I/O                                    | ports that do not have user<br>defined constraints<br>Values: Check box disabled by<br>default                                  | behaviour) and, for all ports<br>without explicit constraints, it<br>uses constraints based on the<br>clock period of the attached<br>register                                                                                                                                       | the designer define a comprehensive<br>set of explicit timing constraints<br>Safety risk: <b>Low</b>                                                                                                                                     |
| Image: Constraint File         Safety risk: Low           Image: Constraint File         Option/Function         Description         Banefits         Limitations and Recommendation of simulation           19         Write Mapped Verilog VHDL         Generates mapped Verilog VHDL         This model is used to perform the post-place and route simulation model, in case post-place and rout simulation for vard annotate timing constraints the rout simulation so the property convert to be supported by the target dev Safety risk: Low           21         Write                                                                                                      | 18   | Constraint Files                                        | Specifies which constraint files are used for the implementation                                                                | Allows to define one or more<br>constraint files (SDC)                                                                                                                                                                                                                               | It is highly recommended to use at<br>least one constraint file (SDC)<br>including user defined timing<br>constraints                                                                                                                    |
| Image: Constraint File         Option/Function         Description         Benefits         Limitations and Recommendation           19         Write Mapped<br>Verlog/VHDL<br>Netlist         Generates mapped<br>Varlog/VHDL nettist files<br>Values: Check box disabled by<br>default         This model is used to perform the<br>post-place and route simulation         If it is recommended to enable this<br>option (enabled) to generate the<br>post-place and route simulation           20         Write Vendor<br>Constraint File         Generates a vendor-specific<br>constraint file for forward<br>anotation         The synthesis constraints are<br>mapped to the appropriate vendor<br>constraints         If this option is used, it is<br>recommended to review the<br>forward-annotated constraint file<br>onstraints.           21         Write<br>Verification<br>Interface Format<br>(VIF) File         Generates a Tcl file interface<br>for better integration with<br>verification tools         Improves the integration or LEC<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file         It is recommended to anable this<br>option (enabled) especially if LE<br>tools are used in the verification<br>forw           21         Write<br>Verification<br>Interface Format<br>(VIF) File         Generates a Tcl file interface<br>for better integration with<br>verification tools         Improves the integration or LEC<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file         It is recommended to adapt the<br>number of StarvEnd<br>points to be displayed on the<br>timing report         It is recommended to adapt the<br>design complexity           23         Number of<br>StartvEnd Points         Sets the number of StarvEnd<br>points t                                                                                                                                           |      |                                                         |                                                                                                                                 |                                                                                                                                                                                                                                                                                      | Safety risk: Low                                                                                                                                                                                                                         |
| #         Option/Function         Description         Benefits         Limitations and Recommendation           19         Write Mapped<br>Verilog/VHDL<br>Netlist         Generates mapped<br>Verilog/VHDL<br>Netlist         Generates mapped<br>Values: Check box disabled by<br>default         This model is used to perform the<br>post-place and route simulation<br>model, in case post-place and route simulation<br>safety risk: Low           20         Write Vendor<br>Constraint File         Generates a vendor-specific<br>constraint file for forward<br>annotation         The synthesis constraints are<br>mapped to the appropriate vendor<br>constraints, liming parameters<br>(clock period, max delay, and<br>input/output delay along others)<br>should be set using the tool's<br>constraint editor (Scope)         If this option is used, it is<br>recommended to enable this<br>option (enabled) sepecially if LE<br>tools, reducing their setup work<br>by using the information provided<br>values: Check box disabled by<br>default         Improves the integration or LEC<br>tools, reducing their setup work<br>by using the information provided<br>values: Check box disabled by<br>default         It is recommended to enable this<br>option (enabled) especially if LE<br>tools, reducing their setup work<br>by using the information provided<br>values: Check box disabled by<br>default           21         Write<br>Vrification<br>Interface Format<br>(VIF) File         Description         Benefits         Limitations and Recommendation<br>the VIF file           22         Number of<br>Critical Paths         Sets the number of Start/End<br>points to be displayed on the<br>ti                                                                             |      |                                                         | Option                                                                                                                          | al Output File Options                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                          |
| 19       Write Mapped<br>Verilog/VHDL, Netlist       Generates mapped<br>Verilog/VHDL, netlist files<br>values: Check box disabled by<br>default       This model is used to perform the<br>post-place and route simulation       It is recommended to enable this<br>option (neabled) to generate the<br>post-place and route simulation<br>model, in case post-place and route<br>simulations are planned in the<br>verification process         20       Write Vendor<br>Constraint File       Generates a vendor-specific<br>constraint file for forward<br>annotation       The synthesis constraints are<br>mapped to the appropriate vendor<br>constraints       This option is used, it is<br>recommended to review the<br>forward-annotate timing<br>constraints, timing parameters<br>(clock period, max delay, and<br>input/output delay among others)<br>should be set using the tool's<br>constraint editor (Scope)       It is recommended to enable this<br>post-place and route simulation         21       Write<br>Verification<br>Interface Format<br>(VIF) File       Generates a Tcl file interface<br>for better integration with<br>verification tools<br>Values: Check box disabled by<br>default       Improves the integration of LEC<br>by using the information provided<br>in the VIF file       It is recommended to enable this<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file       It is recommended to adapt the<br>timing report         22       Number of<br>Critical Paths       Sets the number of start/End<br>points to be displayed on the<br>timing report       This option allows to generate<br>timing reports that are easier to<br>review       Limitations and Recommendati<br>the sign complexity<br>Safety risk: Low         23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to he<br>displayed on the<br>ti                                                                            | #    | <b>Option/Function</b>                                  | Description                                                                                                                     | Benefits                                                                                                                                                                                                                                                                             | Limitations and Recommendations                                                                                                                                                                                                          |
| 20       Write Vendor<br>Constraint File       Generates a vendor-specific<br>constraint file for forward<br>annotation       The synthesis constraints are<br>mapped to the appropriate vendor<br>constraints       If this option is used, it is<br>recommended to review the<br>forward-annotate donstraint file<br>constraints         21       Write<br>Verification<br>Interface Format<br>(VIF) File       Generates a Tcl file interface<br>for better integration with<br>verification tools       Improves the integration of LEC<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file       It is recommended to enable this<br>option (enabled) especially if LE<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file       It is recommended to enable this<br>option (enabled) especially if LE<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file       It is recommended to anable the<br>option (enabled) especially if LE<br>tools are used in the verification<br>flow         22       Number of<br>Critical Paths       Sets the number of Start/End<br>paths to be displayed on the<br>critical paths to be displayed on the<br>critical path section of the<br>timing report       It is recommended to adapt the<br>number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report         23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report       It is recommended to adapt the<br>number of Start/End points to the<br>design complexity         23       Number of       Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report       It is recommended to adapt the<br>number of Start/En                                                                      | 19   | Write Mapped<br>Verilog/VHDL<br>Netlist                 | Generates mapped<br>Verilog/VHDL netlist files<br>Values: Check box disabled by<br>default                                      | This model is used to perform the post-place and route simulation                                                                                                                                                                                                                    | It is recommended to enable this<br>option (enabled) to generate the<br>post-place and route simulation<br>model, in case post-place and route<br>simulations are planned in the<br>verification process                                 |
| 20       Write Vendor<br>Constraint File       Generates a vendor-specific<br>constraint file for forward<br>annotation       The synthesis constraints are<br>mapped to the appropriate vendor<br>constraints. timing parameters<br>(lock period, max delay, and<br>input/output delay among others)<br>should be set using the tool's<br>constraint editor (Scope)       If this option is used, it is<br>recommended to review the<br>forward-annotated constraint file<br>check that all the input timing<br>constraints entrol<br>to be supported by the target dev<br>Safety risk: Low         21       Write<br>Verification<br>Interface Format<br>(VIF) File       Generates a Tcl file interface<br>for better integration with<br>verification tools       Improves the integration of LEC<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file       It is recommended to enable this<br>option (enabled) especially if LE<br>tools are used in the verification<br>flow         22       Number of<br>Critical Paths       Sets the number of critical<br>paths to be displayed on the<br>timing report       Benefits       Limitations and Recommendati<br>to is complexity<br>safety risk: Low         23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>timing report       This option allows to generate<br>timing reports that are easier to<br>review       It is recommended to adapt the<br>design complexity<br>safety risk: Low         23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>timing report       Benefits       Limitations and Recommendati<br>to design complexity<br>safety risk: Low         24       Option/Function       Description       Benefits                                                                                                                                                             |      |                                                         |                                                                                                                                 |                                                                                                                                                                                                                                                                                      | Safety risk: Low                                                                                                                                                                                                                         |
| 21       Write       Generates a Tcl file interface for better integration with verification tools       Improves the integration of LEC tools, reducing their setup work by using the information provided in the VIF file       It is recommended to enable this option (enabled) especially if LE tools are used in the verification flow         Verification for better integration with verification tools         VIF) File       Values: Check box disabled by       Improves the integration provided in the VIF file       It is recommended to enable this option (enabled) especially if LE tools are used in the verification flow         Safety risk: Low         Timing Report         #       Option/Function       Description       Benefits       Limitations and Recommendation or critical paths to be displayed on the timing report         22       Number of Start/End Points       Sets the number of Start/End points to be displayed on the critical path section of the timing report       This option allows to generate to review       It is recommended to adapt the number of Start/End points to the design complexity         23       Number of Start/End Points       Sets the number of Start/End points to be displayed on the critical path section of the timing report       It is recommended to adapt the number of Start/End points to be displayed on the critical path section of the timing report       It is recommended to adapt the number of Start/End points to the design complexity         24       Option/Function       Description       Benefits       Limit                                                                                                                                                                                                                                                                                                                                                                                                | 20   | Write Vendor<br>Constraint File                         | Generates a vendor-specific<br>constraint file for forward<br>annotation<br>Values: Check box enabled by<br>default             | The synthesis constraints are<br>mapped to the appropriate vendor<br>constraints<br>To forward-annotate timing<br>constraints, timing parameters<br>(clock period, max delay, and<br>input/output delay among others)<br>should be set using the tool's<br>constraint editor (Scope) | If this option is used, it is<br>recommended to review the<br>forward-annotated constraint file to<br>check that all the input timing<br>constraints were properly converted<br>to be supported by the target device<br>Safety risk: Low |
| Image: Timing Report           #         Option/Function         Description         Benefits         Limitations and Recommendation           22         Number of<br>Critical Paths         Sets the number of critical<br>paths to be displayed on the<br>timing report         This option allows to generate<br>timing reports that are easier to<br>review         It is recommended to adapt the<br>number of critical paths to the<br>design complexity           23         Number of<br>Start/End Points         Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report         It is recommended to adapt the<br>number of Start/End points to the<br>design complexity           23         Number of<br>Start/End Points         Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report         It is recommended to adapt the<br>number of Start/End points to the<br>design complexity           24         Option/Function         Description         Benefits         Limitations and Recommendation<br>default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21   | Write<br>Verification<br>Interface Format<br>(VIF) File | Generates a Tcl file interface<br>for better integration with<br>verification tools<br>Values: Check box disabled by<br>default | Improves the integration of LEC<br>tools, reducing their setup work<br>by using the information provided<br>in the VIF file                                                                                                                                                          | It is recommended to enable this<br>option (enabled) especially if LEC<br>tools are used in the verification<br>flow<br>Safety risk: Low                                                                                                 |
| #         Option/Function         Description         Benefits         Limitations and Recommendation           22         Number of<br>Critical Paths         Sets the number of critical<br>paths to be displayed on the<br>timing report         This option allows to generate<br>timing reports that are easier to<br>review         It is recommended to adapt the<br>number of critical paths to the<br>design complexity           23         Number of<br>Start/End Points         Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report         It is recommended to adapt the<br>number of Start/End points to the<br>design complexity           23         Number of<br>Start/End Points         Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report         It is recommended to adapt the<br>number of Start/End points to the<br>design complexity           4         Option/Function         Description         Benefits         Limitations and Recommendation<br>default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      | l                                                       | 1                                                                                                                               | Timing Report                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                        |
| 22       Number of<br>Critical Paths       Sets the number of critical<br>paths to be displayed on the<br>timing report       This option allows to generate<br>timing reports that are easier to<br>review       It is recommended to adapt the<br>number of critical paths to the<br>design complexity         23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report       This option allows to generate<br>timing reports that are easier to<br>review       It is recommended to adapt the<br>number of Start/End points to the<br>design complexity         23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report       It is recommended to adapt the<br>number of Start/End points to the<br>design complexity <b>VHDL VHDL VHDL # Option/Function Description Benefits</b> Limitations and Recommendation<br>default work library to compile         24       Top Level Entity       Sets the name of the top level<br>VHDL entity       n.a.       If the top level does not use the<br>default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | #    | <b>Option/Function</b>                                  | Description                                                                                                                     | Benefits                                                                                                                                                                                                                                                                             | Limitations and Recommendations                                                                                                                                                                                                          |
| 23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report       It is recommended to adapt the<br>number of Start/End points to the<br>design complexity<br>Safety risk: Low         #       Option/Function       Description       Benefits       Limitations and Recommendation<br>default work library to compile         24       Top Level Entity       Sets the name of the top level<br>VHDL entity       n.a.       If the top level does not use the<br>default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 22   | Number of<br>Critical Paths                             | Sets the number of critical<br>paths to be displayed on the<br>timing report                                                    | This option allows to generate<br>timing reports that are easier to<br>review                                                                                                                                                                                                        | It is recommended to adapt the<br>number of critical paths to the<br>design complexity                                                                                                                                                   |
| 23       Number of<br>Start/End Points       Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report       It is recommended to adapt the<br>number of Start/End points to the<br>design complexity<br>Safety risk: Low         #       Option/Function       Description       Benefits       Limitations and Recommendatiin<br>design to be level does not use the<br>VHDL entity         24       Top Level Entity       Sets the name of the top level<br>VHDL entity       n.a.       If the top level does not use the<br>default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |                                                         |                                                                                                                                 |                                                                                                                                                                                                                                                                                      | Safety risk: Low                                                                                                                                                                                                                         |
| #     Option/Function     Description     Benefits     Limitations and Recommendation       24     Top Level Entity     Sets the name of the top level VHDL     n.a.     If the top level does not use the default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 23   | Number of<br>Start/End Points                           | Sets the number of Start/End<br>points to be displayed on the<br>critical path section of the<br>timing report                  |                                                                                                                                                                                                                                                                                      | It is recommended to adapt the<br>number of Start/End points to the<br>design complexity                                                                                                                                                 |
| #     Option/Function     Description     Benefits     Limitations and Recommendation       24     Top Level Entity     Sets the name of the top level VHDL entity     n.a.     If the top level does not use the default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                                                         | 5 ·r ···                                                                                                                        |                                                                                                                                                                                                                                                                                      | Satety risk: Low                                                                                                                                                                                                                         |
| #     Option/Function     Description     Benefits     Limitations and Recommendation       24     Top Level Entity     Sets the name of the top level VHDL entity     n.a.     If the top level does not use the default work library to compile                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                                                         | <b>B</b>                                                                                                                        | VHDL                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | # 24 | Top Level Entity                                        | Description           Sets the name of the top level           VHDL entity                                                      | Benefits<br>n.a.                                                                                                                                                                                                                                                                     | Limitations and Recommendations<br>If the top level does not use the<br>default work library to compile                                                                                                                                  |

| IOxOS Technologies SA | 81/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



SHARDELD\_Final\_Study\_Report

|    | Synthesis Tools: Synplify Pro - Synopsys               |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                 |
|----|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                   | VHDL files, it is necessary to<br>specify the library file where the top<br>level entity can be found<br>Safety risk: <b>Low</b>                                                                                                                                                                                |
| 25 | Default<br>Enumeration<br>Encoding                     | Specifies the default<br>enumeration encoding to be<br>used<br>Values:<br>• Default (default)<br>• Onehot<br>• Gray<br>• Sequential | This property only applies to<br>enumerated types<br>When <i>Default</i> is selected, the tool<br>assigns an encoding style based<br>on the number of states:<br>• Sequential (0 to 4<br>states)<br>• Onehot (5 to 24 states)<br>• Gray (more than 24<br>states)<br>For FSMs, the <i>FSM Compiler</i><br>(when enabled) automatically<br>determines the state machine<br>encoding | It is highly recommended to set this<br>option to the most robust encoding<br>style ( <i>Onehot</i> ) and encode the<br>enumerated types directly in the<br>RTL HDL code to keep control of<br>the encoding style<br>Safety risk: <b>High</b>                                                                   |
| 26 | Push Tri-states                                        | Instructs the tool to push tri-<br>states across process<br>boundaries<br>Values: Check box enabled by<br>default                   | When enable, this option pushes<br>tri-states through objects such as<br>multiplexers, registers, latches,<br>buffers, nets and tri-state buffers,<br>and propagates the high-<br>impedance state<br>Pushing tri-states to the periphery<br>of the design improves timing<br>results because the tool uses tri-<br>state output buffers                                           | Pushing tri-states may increase the<br>design resources needed to<br>implement the design<br>It is recommended to insert the tri-<br>state output buffers directly in the<br>RTL HDL code and disable this<br>option to avoid unexpected<br>structures (such as multiplexed tri-<br>states)<br>Safety risk: Low |
| 27 | Synthesis On/Off<br>Implemented as<br>Translate On/Off | Enables the <i>synthesis_on</i> and <i>synthesis_off</i> directives<br>Values: Check box disabled by default                        | The synthesis_on and<br>synthesis_off directives allows to<br>synthesize designs originally<br>written for use with other<br>synthesis tools without needing to<br>modify the source code                                                                                                                                                                                         | It is highly recommended to set this<br>option to its default value (disabled)<br>since the RTL HDL code between<br>these two directives is not<br>synthesized and therefore may<br>generate a different implementation<br>with an unexpected behaviour<br>Safety risk: <b>High</b>                             |
| 28 | VHDL 2008                                              | Enables the use of VHDL 2008<br>language standards<br>Values: Check box disabled by<br>default                                      | n.a.                                                                                                                                                                                                                                                                                                                                                                              | It is recommended to enable this<br>option if VHDL 2008 standards are<br>used in the RTL HDL code<br>Safety risk: <b>Low</b>                                                                                                                                                                                    |
| 29 | Generics                                               | Shows generics extracted with<br>the <i>Extract Generic Constants</i><br>function                                                   | This option allows to override the<br>default and set new values for the<br>generic constant without<br>modifying the RTL HDL code<br>This option may be useful to try<br>different values to find the best<br>performance                                                                                                                                                        | It is highly recommended not to<br>modify generic values using this<br>function to avoid mismatches<br>between the RTL HDL code and the<br>final implementation<br>Safety risk: <b>High</b>                                                                                                                     |
|    | 1                                                      |                                                                                                                                     | Verilog                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                 |
| #  | <b>Option/Function</b>                                 | Description                                                                                                                         | Benefits                                                                                                                                                                                                                                                                                                                                                                          | Limitations and Recommendations                                                                                                                                                                                                                                                                                 |

| IOxOS Technologies SA | 82/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Synthesis Tools: Synplify Pro - Synopsys |                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                 |
|----|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30 | Top Level<br>Module                      | Sets the name of the top level<br>Verilog module                                                                                     | n.a.                                                                                                                                                                                                                                                                                                                                    | It is recommended to type the<br>module name before performing the<br>synthesis process. The tool will use<br>that module as top level                                                                                                                                                                          |
| 31 | Verilog<br>Language                      | Allows to select the standard<br>for a Verilog project<br>Values:<br>• Verilog 95<br>• Verilog 2001<br>(default)<br>• System Verilog | n.a.                                                                                                                                                                                                                                                                                                                                    | Set the standard used in the RTL<br>HDL code<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                         |
| 32 | Push Tri-states                          | Instructs the tool to push tri-<br>states across process<br>boundaries<br>Values: Check box enabled by<br>default                    | When enable, this option pushes<br>tri-states through objects such as<br>multiplexers, registers, latches,<br>buffers, nets and tri-state buffers,<br>and propagates the high-<br>impedance state<br>Pushing tri-states to the periphery<br>of the design improves timing<br>results because the tool uses tri-<br>state output buffers | Pushing tri-states may increase the<br>design resources needed to<br>implement the design<br>It is recommended to insert the tri-<br>state output buffers directly in the<br>RTL HDL code and disable this<br>option to avoid unexpected<br>structures (such as multiplexed tri-<br>states)<br>Safety risk: Low |
| 33 | Allow Duplicate<br>Modules               | Allows to use duplicate<br>modules in the design<br>Values: Check box disabled by<br>default                                         | When enabled, the last definition<br>of the module is used by the tool<br>and any previous definitions are<br>ignored                                                                                                                                                                                                                   | It is highly recommended to set this<br>option to its default value (disabled)<br>to avoid configuration management<br>issues<br>Safety risk: <b>High</b>                                                                                                                                                       |
| 34 | Multiple File<br>Compilation Unit        | Allows to use duplicate<br>modules in the design<br>Values: Check box disabled by<br>default                                         | When enable, this option allows<br>the tool to use the compilation<br>unit for modules defined in<br>multiple files, reducing the<br>process runtime                                                                                                                                                                                    | It is highly recommended to set this<br>option to its default value (disabled)<br>to avoid configuration management<br>issues and file order dependencies<br>difficult to trace<br>Safety risk: <b>High</b>                                                                                                     |
| 35 | Compiler<br>Directives and<br>Parameters | Shows parameters extracted<br>with the <i>Extract Parameters</i><br>function                                                         | This option allows to override the<br>default and set new values for the<br>parameters without modifying the<br>source code<br>This option may be useful to try<br>different values to find the best<br>performance                                                                                                                     | It is highly recommended not to<br>modify parameters using this<br>function to avoid mismatches<br>between the RTL HDL code and the<br>final implementation<br>Safety risk: <b>High</b>                                                                                                                         |

Table 6.3. Synplify Pro Synthesis Tool Specific Assessment of Options and Functionalities

Following design-specific files should be subject to revision control:

- Project file (including the name and location of all the RTL HDL files to be synthesized and the synthesis options)
- RTL HDL source code
- Synopsys Design Constraints File (SDC)

| 83/153 | SHARDELD_Final_Study_Report |
|--------|-----------------------------|
|        | 83/153                      |



٠

# SHARDELD Final Study Report

SHARDELD\_Final\_Study\_Report

- Tcl script to guide the synthesis process (if any)
- Design technology libraries

| IOxOS Technologies SA | 84/153 |
|-----------------------|--------|
|                       |        |



#### 6.1.2 Place and Route Tools / Integrated Development Environments (IDE)

#### 6.1.2.1 Quartus II Integrated Development Environment (Altera)

The Quartus II IDE involves separate steps of synthesis (performed by the Quartus II Integrated Synthesis tool assessed in § 6.1.1.1 ), place and route (referenced by Altera as fitter) and STA (TimeQuest Timing Analyzer assessed in § 6.1.3.1 ). The synthesis process is unable to anticipate the routing delays seen by the fitter. To better optimize the implementation results, the Quartus II software integrates physical synthesis optimizations that take those routing delays into consideration and focus timing-driven optimizations, increasing the integration of the fitting and synthesis process.

The specific assessment is performed using as reference the version 11.1 of Altera's Quartus II software.

Table 6.4 summarizes the device, physical synthesis and the fitter options and functions along with their benefits, limitations and recommendations for use.

|    | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                                                                 |                                                                                                                                                                                               |                                                                                                                                                                                                    |
|----|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                             | Devi                                                                                                                                                                                                            | ce and Pin Options                                                                                                                                                                            |                                                                                                                                                                                                    |
| #  | <b>Option/Function</b>                                      | Description                                                                                                                                                                                                     | Benefits                                                                                                                                                                                      | Limitations and Recommendations                                                                                                                                                                    |
| 01 | General – Auto-<br>restart<br>Configuration<br>After Error  | Directs the device to restart the<br>configuration process<br>automatically if a data error is<br>encountered<br>Values: Check box enabled by<br>default                                                        | Enabling this option, the device<br>can restart the configuration<br>process automatically if an error<br>occurs                                                                              | It is recommended to disable this<br>option and analyze the error that<br>stopped the configuration<br>Safety risk: <b>Low</b>                                                                     |
| 02 | General – Release<br>clears before tri-<br>states           | Directs the device to release the<br>clear signal on registered logic<br>cells and I/O cells before<br>releasing the output enable<br>override on tri-state buffers<br>Values: Check box disabled by<br>default | Enabling this option allows the<br>registers to operate before the<br>output pins are active (initialized)                                                                                    | It is recommended to set this option<br>to its default value (disabled) if<br>there is no specific requirement<br>concerning the start-up state of the<br>affected pins<br>Safety risk: <b>Low</b> |
| 03 | General – Enable<br>User-supplied<br>Start-up Clock         | Directs the device to use a user-<br>supplied clock for initialization<br>Values: Check box disabled by<br>default                                                                                              | Some device configuration<br>schemes may require an external<br>clock source                                                                                                                  | It is recommended to set this option<br>to its default value (disabled) if<br>there is no specific requirement<br>concerning the device configuration<br>scheme<br>Safety risk: Low                |
| 04 | General – Enable<br>Device-wide<br>Reset                    | Enables a Device Clear pin to<br>be used as a global reset by an<br>external source<br>Values: Check box disabled by<br>default                                                                                 | This option, when enabled,<br>provides an external reset source<br>that clears all the device registers<br>When this option is disabled, the<br>Device Clear pin can be used as a<br>user I/O | It is recommended to set this option<br>to its default value (disabled) and<br>define a reset strategy in the RTL<br>HDL code<br>Safety risk: <b>Low</b>                                           |

| IOxOS Technologies SA | 85/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05  | General – Enable<br>Device-wide<br>Output Enable            | Enables a Device Output<br>Enable pin to be used as an<br>global output enable signal<br>Values: Check box disabled by<br>default                                                                                                                                                                                                                                     | This option, when enabled,<br>provides an external output<br>enable signal that forces, when<br>asserted, all device outputs to tri-<br>state<br>When this option is disabled, the<br>Device Output Enable pin can be<br>used as a user I/O | It is recommended to set this option<br>to its default value (disabled) and<br>define a global output enable signal<br>in the RTL HDL code<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                  |
| 06  | General – Enable<br>INIT_DONE<br>output                     | Enables the device<br>INIT_DONE pin<br>Values: Check box disabled by<br>default                                                                                                                                                                                                                                                                                       | This option, when enabled,<br>provides a pin to monitor when<br>initialization is complete and the<br>device is in user mode<br>When this option is disabled, the<br>INIT_DONE pin can be used as a<br>user I/O                             | It is recommended to enable this<br>option if external monitoring of the<br>device operational mode<br>(configuration/user) is required<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                     |
| 07  | Reserve All<br>Unused Pins                                  | <ul> <li>Allows the tool to specify the reserve state of all unused pins on the device</li> <li>Values: <ul> <li>As Input Tri-stated</li> <li>As Output Driving Ground (default)</li> <li>As Output Driving an Unspecified Signal</li> <li>As Input Tri-stated with Bus-hold Circuitry</li> <li>As Input Tri-stated with Weak Pull-up Resistor</li> </ul> </li> </ul> | This option defines the reserve<br>state of the unused pins<br>It is also possible to assign the<br>reserve state to unused pins<br>individually (Floorplanner editor)                                                                      | The default value depends on the selected device family. It is important to note that different settings will consume different amounts of power. Therefore it is recommended to select the value depending on the selected device and power consumption requirements<br>A good approach is to set the <i>As Input Tri-stated with Weak Pull-up Resistor</i> value. In this configuration unused pins are not floating and they will not cause short-circuit is they are accidentally tied to VDD or GND<br>Safety risk: <b>Medium</b> |
| 08  | Dual-Purpose<br>Pins                                        | Specifies how dual-purpose<br>pins should be used after<br>device configuration is<br>complete<br>Values: Default settings for<br>each pin depend on the current<br>configuration scheme                                                                                                                                                                              | This option allows to increase the<br>number of available user I/Os                                                                                                                                                                         | It is recommended to use dual-<br>purpose pins as user I/Os only if no<br>more I/Os are available<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                           |
| 09  | Capacitive<br>Loading                                       | Specifies values for capacitive<br>loading per I/O standard                                                                                                                                                                                                                                                                                                           | Capacitive Loading provides a<br>simple I/O timing model to the<br>TimeQuest analyzer to scale the<br>output timing from the output<br>buffer to the device pin                                                                             | The characterization of the<br>capacitive loading is recommended<br>to get more accurate I/O timing<br>results<br>Setting the <i>Capacitive Loading</i> to<br><i>No Load</i> (0 pF) may be useful to<br>perform further signal integrity<br>simulations<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                     |
| 10  | Board Trace<br>Model                                        | Specifies board trace,<br>termination, and capacitive<br>load parameters for each I/O<br>standard                                                                                                                                                                                                                                                                     | Board Trace Model provides an<br>advanced timing model to the<br>TimeQuest analyzer to perform<br>the Advance I/O Timing analysis,                                                                                                          | These settings affect Advanced I/O<br>Timing only, and are used instead<br>of Capacitive Loading                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IOx | OS Technologies SA                                          | 8                                                                                                                                                                                                                                                                                                                                                                     | 36/153                                                                                                                                                                                                                                      | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | I/O Timing                                                  | Allows to describe a board<br>trace and termination network<br>as a set of capacitive, resistive<br>and inductive assignments                         | including the differential I/O<br>standards                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | The characterization of a Board<br>Trace Model is recommended to get<br>more accurate I/O timing results                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12  | Voltage                                                     | Specifies voltage options for<br>the device (default I/O<br>standard)                                                                                 | Allows to specify the default I/O<br>standard to be used for pins on<br>the target device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | It is recommended to set this option<br>to its default value, which depends<br>on the selected target device, and<br>define the I/O standard of each I/O<br>Bank in the SDC file<br>Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13  | Pin Placement                                               | Specifies options for adjusting<br>the voltage of<br>LVTTL/LVCMOS input pins<br>Values: Check box "Allow<br>Voltage Overdrive" disabled<br>by default | Voltage overdrive allows to place<br>input pins with LVTTL or<br>LVCMOS (3.3V/2.5V) I/O<br>standards inside an I/O bank<br>powered with lower VCCIO<br>voltage (1.8V/1.5V)<br>When enabled, this option may<br>allow the following<br>optimizations:<br>• Reduction of device<br>power consumption<br>• Reduction of the<br>number of different<br>voltages required<br>• Increase of device pin<br>placement flexibility                                                                                                                                                                                      | It is highly recommended to disable<br>this option to avoid I/O bank<br>overdriving, which may lead to<br>higher leakage currents, causing the<br>design not to work as intended<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | Error Detection<br>CRC – Enable<br>Error Detection<br>CRC   | Specifies error detection CRC<br>and CRC ERROR pin usage (if<br>available) for the selected<br>device<br>Values: Check box disabled by<br>default     | <ul> <li>This option, when enabled, performs a check that determines whether one of the following errors occurred in the programming data of the device: <ul> <li>Single error</li> <li>Double-adjacent bit error</li> <li>Uncorrectable errors</li> </ul> </li> <li>Error detection can be performed during configuration or when the device is in user mode</li> <li>This error detection feature may be useful to mitigate configuration memory errors caused by SEU</li> <li>The Structured ASIC devices from Altera do not have configuration circuitry and therefore do not need this feature</li> </ul> | Enabling this option may reduce<br>device speed in some device<br>families<br>The CRC ERROR pint should be<br>only used during user mode error<br>detection<br>This feature may be used as an<br>effective mean to mitigate the risks<br>of SEU only in the configuration<br>memory cells (the most SEU<br>sensitive device resources together<br>with on-chip RAM cells). The<br>following resources are not covered<br>by this feature:<br>• On-chip memory RAM<br>cells → Mitigation: Built-<br>in ECC<br>• Registers and FF in the<br>device core → Mitigation:<br>Hamming code for FSM,<br>triplication<br>• I/O registers → Altera<br>claims that I/O registers<br>robustness make no<br>contribution to FIT rate<br>The recovery from CRC errors<br>should be done at an upper level |
| IOx | OS Technologies SA                                          | <br> {8                                                                                                                                               | 37/153                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                         |
|----|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                             |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    | (usually at system level)                                                                                                                                                                                                                                                                                               |
|    |                                                             |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    | Safety risk: High                                                                                                                                                                                                                                                                                                       |
| 15 | Error Detection<br>CRC – Enable                             | Sets the CRC ERROR pin as an open-drain pin                                                                                                                                                                        | Turning on this option allows to decouple the voltage level of the CRC ERBOR rin from the                                                                                                                                                                                                                                                                                                          | It is recommended to set this option<br>to its default value (disabled).                                                                                                                                                                                                                                                |
|    | CRC ERROR Pin                                               | Values: Check box disabled by default                                                                                                                                                                              | VCCIO voltage, providing<br>voltage leveling advantages                                                                                                                                                                                                                                                                                                                                            | Configure this output pin as open-<br>drain may be useful to implement<br>logic functions such as active-low<br>wired-OR in order to combine the<br>CRC ERROR pin with other error<br>signals. This approach is not<br>recommendable since the CRC<br>ERROR should have its own<br>dedicated line given its criticality |
|    |                                                             |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    | If this option is enabled then an<br>external pull-up resistor should be<br>connected to the CRC ERROR pin<br>for its proper functioning                                                                                                                                                                                |
|    |                                                             |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    | Safety risk: High                                                                                                                                                                                                                                                                                                       |
| 16 | Error Detection<br>CRC – Enable                             | Specifies internal scrubbing usage for the selected device                                                                                                                                                         | When enabled, this option allows<br>the device to correct single error                                                                                                                                                                                                                                                                                                                             | This option is only available on<br>newest devices (Stratix V and later)                                                                                                                                                                                                                                                |
|    | Scrubbing                                                   | Values: Check box disabled by default                                                                                                                                                                              | while the device is still running                                                                                                                                                                                                                                                                                                                                                                  | It is highly recommended to set this<br>option to its default value (disabled)<br>and manage the error recovery at an<br>upper level                                                                                                                                                                                    |
|    |                                                             |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    | Safety risk: High                                                                                                                                                                                                                                                                                                       |
| 17 | Error Detection<br>CRC – Error<br>Check Frequency           | Sets the error check frequency<br>by dividing the internal clock<br>by the selected value<br>Values: From 2 up to 256 in                                                                                           | The error detection process can<br>be slowed down to have enough<br>time to read the device register<br>storing the error detection<br>information                                                                                                                                                                                                                                                 | The error check frequency should<br>be adapted to the logic designed to<br>monitor the error detection<br>information                                                                                                                                                                                                   |
|    |                                                             | steps of power of 2 values                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                    | Safety risk: Medium                                                                                                                                                                                                                                                                                                     |
|    | T                                                           | Physic                                                                                                                                                                                                             | al Synthesis Settings                                                                                                                                                                                                                                                                                                                                                                              | I                                                                                                                                                                                                                                                                                                                       |
| #  | <b>Option/Function</b>                                      | Description                                                                                                                                                                                                        | Benefits                                                                                                                                                                                                                                                                                                                                                                                           | Limitations and Recommendations                                                                                                                                                                                                                                                                                         |
| 18 | Netlist<br>Optimizations                                    | Specifies whether the tool<br>should perform advanced<br>netlist optimizations, such as<br>gate-level retiming or physical                                                                                         | Setting this option to <i>Always</i><br><i>Allow</i> value, allows the tool to<br>modify the node or entity, even if<br>doing so affects the timing or                                                                                                                                                                                                                                             | The <i>Always Allow</i> value is not<br>recommended by Altera, since it<br>may have a negative impact in both<br>timing and area results                                                                                                                                                                                |
| 10 | Perform Physical                                            | syntnesis<br>This option is applicable at<br>single nodes or to design entity,<br>and can be set only in the<br>Quartus II Assignments Editor<br>Values:<br>• Always Allow<br>• Never Allow<br>• Default (default) | performance of the design<br>The <i>Never Allow</i> value prevents<br>the tool from modifying the node<br>or entity<br>The <i>Default</i> value allows the tool<br>to duplicate, move or change the<br>synthesis of the node or entity, or<br>allows register retiming during<br>netlist optimization only if doing<br>so does not negatively affect the<br>timing or performance of the<br>design | It is recommended to set this option<br>to its default value ( <i>Default</i> ) and<br>select the specific netlist<br>optimization options to be<br>performed from the Quartus II<br>Settings Dialog Box (entity level) or<br>the Assignment Editor (node level)<br>Safety risk: <b>High</b>                            |
|    | r errorm r nysteat                                          | Instructs the tool to increase                                                                                                                                                                                     | The correct reduce the number                                                                                                                                                                                                                                                                                                                                                                      | i is recommended to set this option                                                                                                                                                                                                                                                                                     |
|    |                                                             |                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                         |

| IOxOS Technologies SA | 88/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Quartus II Design Environment - Altera     |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|----|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    | Synthesis for<br>Combinational<br>Logic (Physical<br>Synthesis) | performance by performing<br>physical synthesis on<br>combinational logic<br>Values: Check box disabled by<br>default                                                                                                                | of combinational logic level in<br>critical paths to improve<br>performance                                                                                                                                                                                                                                                                                           | to its default value (disabled)<br>This option may not be compatible<br>with some techniques used to<br>increase robustness such as TMR                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 20 | Perform Register<br>Retiming                                    | Instructs the tool to increase<br>performance by using register<br>retiming to perform physical<br>synthesis on registers<br>Values: Check box disabled by<br>default                                                                | Register retiming improves the<br>delay of synchronous sequential<br>circuits by moving registers<br>across combinational logic                                                                                                                                                                                                                                       | It is highly recommended to set this<br>option to its default value (disabled)<br>since this optimization:<br>May move combinational<br>logic across different<br>clock domains if clocks<br>are not constrained<br>individually<br>May move<br>synchronization FF if the<br>Synchronization Register<br>Chain Length is not<br>properly set<br>May increase the effort of<br>design verification<br>because register names,<br>position and functionality<br>no longer match the RTL<br>description |  |  |
| 21 | Effort Level                                                    | Specifies the level of physical<br>synthesis optimization to be<br>performed<br>This setting applies to Physical<br>Synthesis for Combinational<br>Logic and Register Retiming<br>Values:<br>• Fast<br>• Normal (default)<br>• Extra | The option <i>Fast</i> instructs the tool<br>to use a lower level of physical<br>synthesis to keep a smaller<br>increase in compilation time<br>The default level ( <i>Normal</i> )<br>increases the compilation time by<br>an average of two or three times<br>The <i>Extra</i> value forces the tool to<br>use a higher level of physical<br>synthesis optimization | It is recommended to set this option<br>to its default value ( <i>Normal</i> )<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 22 | Perform<br>Automatic<br>Asynchronous<br>Signal Pipelining       | Instructs the tool to insert<br>pipeline stages for<br>asynchronous clear and/or load<br>signals to increase timing<br>performance<br>Values: Check box disabled by<br>default                                                       | This option is useful for<br>asynchronous signals that are<br>failing recovery and removal<br>timing because they feed registers<br>using a high-speed clock                                                                                                                                                                                                          | It is highly recommended to set this<br>option to its default value<br>(disabled), identify the critical paths<br>and apply optimization techniques<br>directly in the RTL HDL code<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                      |  |  |
| 23 | Perform Register<br>Duplication                                 | Instructs the tool to duplicate<br>registers and combinational<br>logic based on placement<br>information provided by the<br>fitter process<br>Values: Check box disabled by<br>default                                              | Improves timing performance by<br>replicating registers with high<br>fanout<br>Helps to meet the Max Fanout<br>constraint by replicating any<br>register exceeding the applied<br>Max Fanout value                                                                                                                                                                    | Registers that are part of a<br>synchronization chain or that are<br>driven by a register in another clock<br>domain are protected against<br>duplication by default<br>It is recommended to enable this<br>option (enabled) if :<br>• An improvement of<br>timing performance is                                                                                                                                                                                                                    |  |  |

| IOxOS Technologies SA | 89/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Quartus II Design Environment - Altera                                                                              |                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                                                                                                          |                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | needed and,<br>• Registers as the before<br>mentioned are identified<br>and checked after<br>synthesis<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 24 | Perform Physical<br>Synthesis for<br>Combinational<br>Logic (Physical<br>Synthesis for<br>Density)<br>Perform Logic to<br>Memory Mapping | Instructs the tool to reduce area<br>by performing physical<br>synthesis optimizations on<br>combinational logic during<br>placement and routing<br>Values: Check box disabled by<br>default<br>Allows the tool to reduce area<br>by mapping logic and registers<br>into unused memory blocks<br>during placement and routing | The tool can detect and remove<br>duplicate combinational logic or<br>register nodes to reduce area<br>This optimization may improve<br>design area                                                                                                                                                                                                                                                                                                                                                                                       | It is recommended to set this option<br>to its default value (disabled)<br>This option may not be compatible<br>with some techniques used to<br>increase robustness such as TMR<br>Safety risk: <b>Medium</b><br>It is recommended to set this option<br>to its default value (disabled)<br>Implement logic into memory<br>blocks may have an impact on the                                                                                                                                                                                                                                                                                 |  |
|    |                                                                                                                                          | default                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | blocks are more sensitive to SEU<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|    | <u> </u>                                                                                                                                 | Place and                                                                                                                                                                                                                                                                                                                     | l Route (Fitter) Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| #  | <b>Option/Function</b>                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                   | Benefits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 26 | Timing-Driven<br>Compilation -<br>Optimize Hold<br>Timing                                                                                | Instructs the tool to optimize<br>hold time within a device to<br>meet user specific timing<br>requirements and assignments                                                                                                                                                                                                   | Directs the tool to place logic<br>elements in the device to meet the<br>timing constraints defined in the<br>SDC file                                                                                                                                                                                                                                                                                                                                                                                                                    | It is recommended to set this option<br>to its default value ( <i>All Paths</i> )<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|    |                                                                                                                                          | Values:<br>• I/O Paths and<br>Minimum TPD Paths<br>• All Paths (default)<br>• Disabled                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 27 | Timing-Driven<br>Compilation -<br>Optimize Multi-<br>Corner Timing                                                                       | Instructs the tool to consider all<br>corner timing delays, including<br>both fast-corner timing and<br>slow-corner timing to meet<br>timing requirements at both<br>corners<br>Values: Check box disabled by<br>default                                                                                                      | <ul> <li>When enabled, this option directs the tool to place logic elements in the device to meet the timing constraints defined in the SDC file considering the following operating conditions: <ul> <li>Slow-corner at maximum and minimum specified temperatures: Slowest manufactured device for a given speed grade, operating under low-voltage conditions</li> <li>Fast-corner at minimum specified temperature: Fasted manufactured device for a given speed grade, operating under low-voltage conditions</li> </ul> </li> </ul> | It is highly recommended to enable<br>this option in order to perform the<br>compilation taking into account<br>different operating conditions<br>depending on Process-Voltage-<br>Temperature (PVT) parameters<br>Due to process variation and<br>changes in operating conditions,<br>delays on some paths can be<br>significantly smaller than those in<br>the slow-corner. This can result in<br>hold time violations on those paths<br>Multi-Corner Timing may identify<br>these timing issues, covering the<br>range of the device's operating<br>conditions and providing more<br>accurate timing results<br>Safety risk: <b>High</b> |  |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|----|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                             |                                                                                                                                                                                    | If the option is disabled, only slow-corner timing is considered                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 28 | PowerPlay Power<br>Optimization                             | Determines how aggressively<br>the tool optimizes the design<br>for power<br>Values:<br>• Extra Effort<br>• Normal Compilation<br>(default)<br>• Off                               | <ul> <li>When Normal Compilation is set, the tool performs the following power optimizations, as long as there is no expectation of design performance reduction: <ul> <li>Minimization of number of memory blocks accessed during each clock cycle</li> <li>Rearrangement of logic to eliminate nets with high toggle rates</li> </ul> </li> <li>The Extra Effort option performs the following additional power optimizations: <ul> <li>Shut down memory blocks that are not accessed</li> <li>Power-aware memory blancing</li> </ul> </li> </ul>     | It is recommended to set this option<br>to its default value ( <i>Normal</i><br><i>Compilation</i> ) to avoid the additional<br>power optimizations which may<br>affect design performance<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                               |  |
| 29 | Fitter Effort                                               | Specifies the level of place and<br>route effort to be performed<br>Values:<br>• Standard Fit<br>• Fast Fit<br>• Auto Fit (default)                                                | The Standard Fit option do not<br>decrease fitter effort, maximizing<br>the timing performance (Fmax)<br>regardless of the timing<br>requirements<br>Fast Fit value decreases the fitter<br>effort, with a reduction of<br>approximately 10% in the<br>design's maximum operating<br>speed<br>The default option, Auto Fit,<br>instructs the tool to reduce the<br>fitter effort only after meeting<br>timing and routing requirements.<br>It is possible to get some margin<br>by setting the Desired Worst-Case<br>Slack option (integer value in ns) | The <i>Fast Fit</i> option reduces the compilation time in designs which are easy to route. However, when routing complexity increases, this option may increase compilation time or cause fitting to fail<br>It is recommended to use <i>Standard Fit</i> or <i>Auto Fit</i> values depending on timing closure criteria. In designs where timing requirements can be easily met, the <i>Standard Fit</i> option can result in longer compilation times than using the <i>Auto Fit</i> option Safety risk: <b>Low</b> |  |
| 30 | Limit to One<br>Fitting Attempt                             | Controls how many fitting<br>attempts the tool tries to get a<br>fit<br>Values: Check box disabled by<br>default                                                                   | When disable, the tool performs<br>three attempts to get a fit<br>In designs where timing and<br>routing requirements can be<br>easily met, enabling this option<br>may reduce the compilation time                                                                                                                                                                                                                                                                                                                                                     | It is recommended to set this option<br>to its default value (disabled) to get<br>better timing and routing results<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                         |  |
| 31 | Seed                                                        | Specifies the seed that the tool<br>uses to randomly determining<br>the initial placement for the<br>current design<br>Value: Any non-negative<br>integer (1 is the default value) | The seed can be modified when a<br>design is close to meeting<br>requirements, in order to get a<br>slightly different result                                                                                                                                                                                                                                                                                                                                                                                                                           | It is highly recommended to set the<br>Seed to a fixed value when timing<br>and routing requirements are met, in<br>order to ensure the reproducibility<br>of the implementation process<br>The use of place and route scripts<br>that changes the seed based on                                                                                                                                                                                                                                                       |  |

| IOxOS Technologies SA | 91/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|
|                       |        |                             |



SHARDELD\_Final\_Study\_Report

|      | Place & Route Tools: Quartus II Design Environment - Altera     |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |                                                                 |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                      | dynamic parameters such as date<br>and time is also highly discouraged                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|      |                                                                 |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                      | Safety risk: High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 32   | Allow Single-<br>Ended Buffer for<br>Differential<br>XSTL Input | Allows the pin with<br>Differential-XSTL I/O standard<br>to be used with a single-ended<br>input buffer                                                                                                                                                                                                                        | n.a.                                                                                                                                                                                                                                                                                                 | It is recommended to set this option<br>to its default value ( <i>Off</i> ) and modify<br>the I/O standard of the pin to keep<br>coherency                                                                                                                                                                                                                                                                                                                                                                            |  |
|      |                                                                 | Values:<br>• On<br>• Off (default)                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                      | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 33   | Auto Delay<br>Chains                                            | Allows the tool to choose the<br>optimal delay setting to meet<br>I/O timing requirements<br>Values:<br>• On (default)<br>• Off                                                                                                                                                                                                | When enabled, this option may<br>reduce setup timing violations<br>Enabling this option does not<br>override delay chains specified in<br>the user constraints file                                                                                                                                  | It is recommended to set this option<br>to its default value ( <i>On</i> ) to benefit<br>from automatic delay chain settings<br>to meet timing requirements<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                |  |
| 34   | Auto Global<br>Clock                                            | Allows the tool to choose the<br>global clock signal<br>Values:<br>• On (default)<br>• Off                                                                                                                                                                                                                                     | When enabled, the tool chooses<br>the signal that feeds the most<br>clock inputs to FFs as a global<br>clock signal that is made<br>available throughout the device<br>on the global routing paths                                                                                                   | It is recommended to disable this<br>option ( <i>Off</i> ) and specify all global<br>and/or regional clock signals<br>directly in the RTL HDL code<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                         |  |
| 35   | Auto Global<br>Register Control<br>Signals                      | Allows the tool to choose the<br>global register control signals<br>Values:<br>• On (default)<br>• Off                                                                                                                                                                                                                         | When enabled, the tool chooses<br>the signals that feeds the most<br>control signal inputs to FFs as<br>global control signals that are<br>made available throughout the<br>device on the global routing paths                                                                                       | It is recommended to disable this<br>option ( <i>Off</i> ) and specify all global<br>register control signals directly in<br>the RTL HDL code<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                              |  |
| 36   | Auto Merge PLLs                                                 | Allows the tool to<br>automatically find and merge<br>together two compatible PLLs<br>driven by the same clock<br>source<br>Values:<br>• On (default)                                                                                                                                                                          | This option is useful for<br>decreasing the total number of<br>PLLs in a design that did not fit<br>into the target device during<br>compilation                                                                                                                                                     | If the number of available PLLs is<br>enough, then it is recommended to<br>disable this option ( <i>Off</i> ) to keep the<br>implementation in line with the<br>RTL description<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                            |  |
|      |                                                                 | • Off                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 37   | Auto Packed<br>Registers                                        | Allows the tool to combine a<br>register and a combinatorial<br>function, or to implement<br>registers using I/O cells, RAM<br>blocks, or DSP blocks instead<br>of logic cells<br>Values:<br>• Off (default)<br>• Sparse<br>• Sparse Auto<br>• Normal<br>• Minimize Area<br>• Minimize Area with<br>Chains<br>• Auto (default) | This option controls how<br>aggressively the tool combines<br>registers with other function<br>blocks to reduce the area of the<br>design<br>Registers are combined with I/O<br>cells to improve I/O timing, and<br>with DSP and RAM blocks to<br>reduce the area required for<br>placing the design | It is recommended to set this option<br>to its default value ( <i>Off</i> ) to prevent<br>the tool from implementing<br>registers using RAM blocks<br>Implement logic into memory<br>blocks may have an impact on the<br>design reliability since memory<br>blocks are more sensitive to SEU<br>In addition, the options <i>Normal</i> ,<br><i>Minimize Area</i> , and <i>Minimize Area</i><br><i>with Chains</i> have different<br>behaviours depending on the<br>targeted device family<br>Safety risk: <b>High</b> |  |
| IOv  | OS Technologies SA                                              |                                                                                                                                                                                                                                                                                                                                | ))/152                                                                                                                                                                                                                                                                                               | SHARDELD Final Study Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 10,1 | 55 Technologies SA                                              |                                                                                                                                                                                                                                                                                                                                | 133                                                                                                                                                                                                                                                                                                  | Shinkebeberinal_Study_Kepolt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                         |  |  |
|-----|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 38  | Auto RAM to<br>MLAB<br>Conversion                           | Controls whether the tool is<br>able to convert RAM blocks to<br>use LAB locations                                                                                                                    | The MLAB is implemented using<br>registers. This resource can be<br>used to increase the device<br>embedded memory                                                                                                                                                                    | It is recommended to disable this<br>option ( <i>Off</i> ) and define the ram style<br>directly in the RTL HDL code                                                                                                     |  |  |
|     |                                                             | On (default)     Off                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                       | have slight power-up and<br>initialization differences                                                                                                                                                                  |  |  |
|     |                                                             |                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       | The Quartus II Integrated Synthesis<br>tool does not map inferred memory<br>to MLAB resources unless the RTL<br>HDL code specifies the appropriate<br>ram style attribute                                               |  |  |
|     |                                                             |                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       | Safety risk: Medium                                                                                                                                                                                                     |  |  |
| 39  | Auto Register<br>Duplication                                | Allows the tool to<br>automatically duplicate<br>registers within a LAB<br>containing empty logic cells                                                                                               | Turning on this option allows the<br>Logic Cell Insertion – Logic<br>Duplication option to improve the<br>routability of the design                                                                                                                                                   | This option is not compatible with<br>routing back-annotation and can<br>also make LEC tools to report logic<br>differences                                                                                             |  |  |
|     |                                                             | Values:<br>• On                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       | It is recommended to disable this option ( <i>Off</i> )                                                                                                                                                                 |  |  |
|     |                                                             | Off     Auto (default)                                                                                                                                                                                |                                                                                                                                                                                                                                                                                       | Safety risk: Medium                                                                                                                                                                                                     |  |  |
| 40  | Clamping Diode                                              | Turns on the clamping diode of<br>a pin to limit overshoot voltage<br>for the pin input operation<br>Values:<br>• On                                                                                  | The clamping diode is turned on<br>by default for PCI and PCI-X I/O<br>standards and turned off for 3.3V<br>LVTTL and LVCMOS I/O<br>standards                                                                                                                                         | It is recommended turn on and turn<br>off clamping diodes directly in the<br>physical constraints file<br>Safety risk: <b>Medium</b>                                                                                    |  |  |
|     |                                                             | • Off (default)                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                         |  |  |
| 41  | Enable Beneficial<br>Skew<br>Optimization                   | Allows the tool to insert skew<br>on globally routed clock<br>signals                                                                                                                                 | Inserting skew may improve design performance                                                                                                                                                                                                                                         | It is recommended to disable this option ( <i>Off</i> ) since its verification may be complex                                                                                                                           |  |  |
|     |                                                             | Values:<br>• On (default)<br>• Off                                                                                                                                                                    |                                                                                                                                                                                                                                                                                       | Safety risk: Medium                                                                                                                                                                                                     |  |  |
| 42  | Enable Bus-Hold<br>Circuitry                                | Enables bus-hold circuitry<br>during device operation                                                                                                                                                 | When this option is enabled, a pin<br>retains its last logic level when it<br>is not driven, instead of going to                                                                                                                                                                      | This option should not be used at<br>the same time as the <i>Weak Pull-Up</i><br><i>Resistor</i> option                                                                                                                 |  |  |
|     |                                                             | On     Off (default)                                                                                                                                                                                  | high impedance logic level                                                                                                                                                                                                                                                            | This option may introduce<br>mismatch issues between functional<br>and post-place and route simulation                                                                                                                  |  |  |
|     |                                                             |                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       | It is recommended to set this option<br>to its default value ( <i>Off</i> )                                                                                                                                             |  |  |
|     |                                                             |                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                       | Safety risk: Medium                                                                                                                                                                                                     |  |  |
| 43  | Equivalent RAM<br>to MLAB Paused<br>Read Capabilities       | Controls whether a RAM block<br>implemented in MLAB cells<br>should have equivalent paused<br>read behaviour as the RAM<br>block implemented in<br>dedicated block RAM<br>Values:<br>• Care (default) | When enabled ( <i>Care</i> ), this option<br>avoids different paused read<br>behaviour of RAM outputs when<br>implemented in MLAB cells or in<br>dedicated block RAM, since the<br>tool only places RAM blocks into<br>MLAB cell locations if this<br>results in equivalent dedicated | It is recommended to set this option<br>to its default value ( <i>Care</i> ) to avoid<br>different RAM output paused read<br>behaviour, even if the tool mapping<br>flexibility decreases<br>Safety risk: <b>Medium</b> |  |  |
|     |                                                             |                                                                                                                                                                                                       | DIOCK KAINI Implementation                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                         |  |  |
| IOx | OS Technologies SA                                          | ļ g                                                                                                                                                                                                   | 03/153                                                                                                                                                                                                                                                                                | SHARDELD_Final_Study_Report                                                                                                                                                                                             |  |  |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                                                    |                                                                                                                                                                               |                                                                                                                                                                                                                                                               |  |  |
|-----|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|     |                                                             | Don't Care                                                                                                                                                                                         |                                                                                                                                                                               |                                                                                                                                                                                                                                                               |  |  |
| 44  | Equivalent RAM<br>to MLAB Power<br>Up                       | Controls whether a RAM block<br>implemented in MLAB cells<br>should have power-up<br>conditions equivalent to block<br>RAM implementation<br>Values:<br>• Auto (default)<br>• Care<br>• Don't Care | If this option is set to <i>Care</i> , the<br>tool does not convert RAM<br>blocks to MLAB unless they have<br>equivalent power-up conditions to<br>a block RAM implementation | It is recommended to set this option<br>to <i>Care</i> to avoid different power-up<br>conditions, even if the tool mapping<br>flexibility decreases<br>Safety risk: <b>Medium</b>                                                                             |  |  |
| 45  | Final Placement<br>Optimizations                            | Specifies whether the tool<br>performs final placement<br>optimizations<br>Values:                                                                                                                 | The final placement optimizations<br>may improve timing and routing<br>results, but also may require<br>longer compilations time                                              | It is recommended to set this option<br>to its default value ( <i>Automatically</i> )<br>to benefit from placement<br>optimizations<br>Safety risk: <b>Low</b>                                                                                                |  |  |
| 46  | Fit Attempts to<br>Skip                                     | Controls the fit attempts the<br>tool skips<br>Value: Any non-negative<br>integer (0 is the default value)                                                                                         | This option may be useful to save<br>compilation time when multiple<br>attempts are necessary                                                                                 | It is recommended to set this option<br>to its default value $(0)$ to let the tool<br>perform the default three attempts<br>to get a fit, in order to get better<br>timing and routing results, even if<br>the compilation time increases<br>Safety risk: Low |  |  |
| 47  | Fitter Aggressive<br>Routability<br>Optimizations           | Specifies whether the tool<br>aggressively optimizes for<br>routability<br>Values:                                                                                                                 | Aggressive routability<br>optimizations may decrease<br>design speed, but may also reduce<br>wire usage and routing time                                                      | It is recommended to set this option<br>to its default value ( <i>Automatically</i> )<br>to benefit from placement<br>optimizations                                                                                                                           |  |  |
|     |                                                             | <ul> <li>Always</li> <li>Automatically<br/>(default)</li> <li>Never</li> </ul>                                                                                                                     | The default setting<br>( <i>Automatically</i> ) lets the tool<br>decide whether to perform these<br>optimizations based on routability<br>and timing requirements             | Safety risk: Low                                                                                                                                                                                                                                              |  |  |
| 48  | Force Fitter to<br>Avoid Periphery<br>Placement<br>Warnings | Instructs the tool to treat<br>periphery placement warnings<br>as errors<br>Values:<br>• On<br>• Off (default)                                                                                     | When this option is enabled, the<br>tool attempts to find a placement<br>for the design that corrects the<br>placement warnings                                               | It is recommended to set this option<br>to its default value ( <i>Off</i> ) and analyse<br>the warnings<br>Safety risk: <b>Medium</b>                                                                                                                         |  |  |
| 49  | I/O Placement<br>Optimizations                              | Instructs the tool to optimize<br>the location of I/Os that do not<br>already have a pin location<br>assigned to them<br>Values:<br>• On (default)<br>• Off                                        | I/O placement optimizations may<br>improve timing and routing<br>results, but also may require<br>longer compilations time                                                    | It is recommended to set this option<br>to its default value ( <i>On</i> ) to benefit<br>from placement optimizations<br>Safety risk: <b>Low</b>                                                                                                              |  |  |
| 50  | Logic Cell<br>Insertion – Logic<br>Duplication              | Allows the tool to<br>automatically insert buffer<br>logic cells between two nodes                                                                                                                 | This option, that works only when<br>the <i>Auto Register Duplication</i> is<br>enabled, allows to improve the                                                                | This option is not compatible with<br>routing back-annotation and can<br>also make LEC tools to report logic                                                                                                                                                  |  |  |
| IOx | OS Technologies SA                                          | ļ g                                                                                                                                                                                                | 04/153                                                                                                                                                                        | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                   |  |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Place & Route Tools: Quartus II Design Environment - Altera                                        |                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                  |  |
|----|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                                                                    | without altering the<br>functionality of the design<br>Values:<br>• Auto (default)<br>• Off<br>• On                                                                                                        | routability of the design                                                                                                                                                                                                                                                                                                      | differences<br>It is recommended to disable this<br>option ( <i>Off</i> )<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                          |  |
| 51 | M144K Block<br>Read Clock Duty<br>Cycle<br>Dependency                                              | Allows to specify whether the<br>M144K memory block read<br>operations depend upon read<br>clock's duty cycle<br>Values:<br>On<br>Off (default)                                                            | This option prevents the M144K<br>memory blocks from locking<br>when driven by a read clock with<br>a very narrow pulse                                                                                                                                                                                                        | This option, when enabled, may<br>degrade the performance of the<br>M144K memory blocks<br>Clocks in general should have<br>balanced duty cycles, therefore the<br>use of narrow pulses as read<br>memory clocks is not recommended<br>It is recommended to set this option<br>to its default value ( <i>Off</i> )<br>Safety risk: <b>Medium</b> |  |
| 52 | MLAB Add<br>Timing<br>Constraints For<br>Mixed-Port Feed-<br>Through Mode<br>Setting Don't<br>Care | Allows to specify whether STA<br>should evaluate timing<br>constraints between the write<br>and the read operation of the<br>MLAB memory block<br>Values:<br>• On<br>• Off (default)                       | Performing a write and read<br>operation simultaneously at the<br>same memory address might<br>result in metastability because no<br>timing constraints between those<br>operations exist by default<br>Turning on this option introduces<br>timing constraints between the<br>write and read operations on the<br>MLAB memory | This option, when enabled, may<br>degrade the performance of the<br>MLAB memory<br>It is recommended to set this option<br>to its default value ( <i>Off</i> ) and<br>guarantee by design that there are<br>no read and write operations<br>performed simultaneously at the<br>same memory address<br>Safety risk: <b>Medium</b>                 |  |
| 53 | Maximum<br>Number of<br>Clocks of any<br>Type Allowed                                              | Specifies the maximum number<br>of clocks of any type (global,<br>periphery and regional) that can<br>be used by the design<br>Values:<br>• Non-negative<br>integers<br>• -1 to set no limits<br>(default) | This option is used in collaborate<br>workflows to reserve clock<br>resources for each separate<br>component                                                                                                                                                                                                                   | It is recommended to set this option<br>to its default value (-1) to allow the<br>tool using all the clocks supported<br>by the device<br>Safety risk: <b>Low</b>                                                                                                                                                                                |  |
| 54 | Optimize Design<br>for Metastability                                                               | This option may improve the<br>reliability of the design<br>Values:<br>• On (default)<br>• Off                                                                                                             | When this setting is enabled, the<br>tool aims to increase the output<br>setup slacks of synchronizer<br>registers in the design, which can<br>exponentially increase the design<br>reliability                                                                                                                                | This option takes effect only if<br>Altera's STA tool is being used for<br>timing-driven compilation<br>It is recommended to set this option<br>to its default value ( <i>On</i> ) and review<br>the timing reports to check the<br>synchronizers detected by the tool<br>Safety risk: <b>High</b>                                               |  |
| 55 | Optimize IOC<br>(Input Output<br>Cell) Register<br>Placement for<br>Timing                         | Controls whether the tool<br>optimizes the I/O pin timing by<br>automatically packing registers<br>into I/Os to minimize I/O to<br>register and register to I/O<br>delays                                  | This option affects only pins with<br>setup and clock-to-output timing<br>requirements<br>When the <i>Normal</i> option is<br>enabled, the tool will<br>opportunistically pack registers                                                                                                                                       | It is recommended to set this option<br>to its default value ( <i>Normal</i> ) to<br>improve I/O timing, and review the<br>mapping report to check the<br>registers placed into IOC<br>This option requires the <i>Optimize</i>                                                                                                                  |  |

IOxOS Technologies SA

 $SHARDELD\_Final\_Study\_Report$ 



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                                                                |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|----|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                             | Values:<br>• Normal (default)<br>• Off<br>• Pack All I/O<br>Registers                                                                                          | into I/Os that should improve I/O<br>timing<br>The <i>Pack All I/O Registers</i> option<br>instructs the tool to aggressively<br>try to pack any register connected<br>to an I/O into an IOC unless<br>prevented by user constraints | <i>Timing</i> option to be enabled<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 56 | Optimize Timing                                             | Controls whether the tool<br>optimizes to meet the user's<br>maximum delay timing<br>requirements<br>Values:<br>• Normal Compilation<br>(default)<br>• Off     | Turning this option off may help<br>fit designs that have extremely<br>high interconnect requirements<br>and can also reduce compilation<br>time                                                                                     | It is highly recommended to set this<br>option to its default value ( <i>Normal</i><br><i>Compilation</i> ) to take into account<br>the design's timing requirements<br>and enable other timing<br>optimizations<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                |  |
| 57 | Optimize Timing<br>for ECOs                                 | Controls whether the tool<br>optimizes to meet the user's<br>maximum delay timing<br>requirements during ECO<br>compiles<br>Values:<br>• On<br>• Off (default) | Turning this option off may help<br>fit designs that have extremely<br>high interconnect requirements<br>and can also reduce compilation<br>time                                                                                     | It is highly recommended to enable<br>this option ( <i>On</i> ) to take into account<br>the design's timing requirements<br>and enable other timing<br>optimizations<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 58 | Perform Clocking<br>Topology<br>Analysis During<br>Routing  | Instructs the tool to perform an<br>analysis of the design's<br>clocking topology<br>Values:<br>• On<br>• Off (default)                                        | When enabled, this option may<br>adjust the optimization approach<br>on paths with significant clock<br>skew, improving hold timing                                                                                                  | It is recommended to enable this<br>option ( <i>On</i> ) to get better timing<br>results, even if the compilation time<br>increases<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 59 | Placement Effort<br>Multiplier                              | Controls how much time the<br>tool spends in placement<br>Value: Any non-negative<br>floating point number (1.0 is<br>the default value)                       | A higher value increases<br>compilation time but may<br>improve placement quality                                                                                                                                                    | It is recommended to adapt the<br>placement effort to the design<br>complexity, considering that:<br>• Values smaller than 1.0<br>can reduce compilation<br>time but reducing<br>placement quality and<br>design performance (not<br>recommendable)<br>• Values greater than 1.0<br>increase placement time<br>and placement quality, but<br>may reduce routing time<br>Therefore the recommendable<br>minimum value is 1.0<br>Greater values may also be<br>considered since they can improve<br>placement quality. For example, a<br>value of 4.0 increases placement<br>time by approximately 2 to 4 times |  |
|    |                                                             |                                                                                                                                                                |                                                                                                                                                                                                                                      | but may improve quality<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: Quartus II Design Environment - Altera                  |                                                                                                                                          |                                                                                                                                                                            |                                                                                                                                                                  |  |
|-----|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 60  | Programmable<br>Power Maximum<br>High-Speed<br>Fraction of Used<br>LAB Tiles | Sets an upper limit on the<br>fraction of the LAB tiles used<br>by the design that can be high-<br>speed<br>Value: Eloating point number | A value of 1.0 means that there is<br>no restriction on the number of<br>high-speed tiles<br>Values lower than 1.0 may reduce<br>power consumption by forcing              | Values lower than 1.0 may degrade<br>timing results by forcing some<br>timing critical resources into low-<br>power mode<br>It is recommended to set this option |  |
|     |                                                                              | between 0.0 and 1.0 (default value)                                                                                                      | some resources into low-power<br>mode                                                                                                                                      | to its default value $(1.0)$                                                                                                                                     |  |
|     |                                                                              |                                                                                                                                          |                                                                                                                                                                            | Safety risk: Medium                                                                                                                                              |  |
| 61  | Programmable<br>Power<br>Technology<br>Optimization                          | Controls how the tool<br>configures tiles to operate in<br>high-speed mode or low-power<br>mode                                          | The <i>Minimize Power Only</i> value<br>specifies that the tool should set<br>the maximum number of tiles to<br>operate in low-power mode to<br>decrease the overall power | For designs that meet timing, the<br>Force All Tiles option should be<br>similar to the Automatic setting<br>For designs that fail timing, the use               |  |
|     |                                                                              | Values:<br>• Automatic (default)<br>• Force All Tiles with<br>Falling Timing Paths                                                       | <i>Force All Tiles</i> value specifies the tool to set al paths that are                                                                                                   | of the <i>Force All Tiles</i> value may<br>not increase the speed of the design<br>and increase static power<br>consumption                                      |  |
|     |                                                                              | to High-Speed <ul> <li>Minimize Power</li> <li>Only</li> </ul>                                                                           | mode to improve timing results                                                                                                                                             | It is recommended to set this option<br>to its default value ( <i>Automatic</i> ) and<br>redesign failing timing paths to<br>close timing                        |  |
|     |                                                                              |                                                                                                                                          |                                                                                                                                                                            | Safety risk: Medium                                                                                                                                              |  |
| 62  | Regenerate Full<br>Fit Report During<br>ECO Compiles                         | Instructs the tool to regenerate<br>the place and route report<br>during ECO compiles                                                    | When disabled, this option will decrease the compilation time                                                                                                              | It is recommended to enable this option ( <i>On</i> ) to get an updated place and route report                                                                   |  |
|     |                                                                              | Values:                                                                                                                                  |                                                                                                                                                                            | Safety risk: Low                                                                                                                                                 |  |
|     |                                                                              | <ul><li>On</li><li>Off (default)</li></ul>                                                                                               |                                                                                                                                                                            |                                                                                                                                                                  |  |
| 63  | Router Effort<br>Multiplier                                                  | Controls how quickly the tool tries to find a valid routing solution                                                                     | A value higher than 1.0 increases<br>compilation time but may<br>improve routing quality                                                                                   | It is recommended to adapt the<br>placement effort to the design<br>complexity but keeping values<br>greater then or equal to 1.0                                |  |
|     |                                                                              | Value: Any floating point<br>number $\ge 0.25$ (1.0 is the<br>default value)                                                             | Values lower than 1.0 can reduce<br>compilation time but also<br>reducing routing quality                                                                                  | Safety risk: <b>Medium</b>                                                                                                                                       |  |
| 64  | Router Timing<br>Optimization<br>Level                                       | Controls how aggressively the tool tries to meet timing requirements                                                                     | Setting this option to <i>Maximum</i><br>may increase design speed<br>slightly and also increase the<br>compilation time                                                   | It is recommended to set this option<br>to <i>Maximum</i> or <i>Normal</i> values to<br>get better timing results                                                |  |
|     |                                                                              | Values:<br>Normal (default)<br>Maximum<br>Minimum                                                                                        | The <i>Minimum</i> value can reduce<br>compilation time but also<br>reducing design speed                                                                                  | Safety risk: Medium                                                                                                                                              |  |
| 65  | SSN<br>Optimization                                                          | Controls the Simultaneous<br>Switching Noise (SSN)<br>optimization setting<br>Values:                                                    | When set to <i>Normal Compilation</i> ,<br>this option performs SSN<br>optimizations which should not<br>impact design performance                                         | It is recommended to set this option<br>to its default value ( <i>Off</i> ) if pin<br>location is already defined at board<br>level, otherwise the option should |  |
|     |                                                                              | <ul> <li>Extra Effort</li> <li>Normal Compilation</li> </ul>                                                                             | The <i>Extra Effort</i> option may affect design performance                                                                                                               | be set to Normal Compilation<br>Safety risk: Medium                                                                                                              |  |
|     |                                                                              | • On (default)                                                                                                                           | This option may be useful to define pin location of the design                                                                                                             |                                                                                                                                                                  |  |
| 66  | Treat<br>Bidirectional Pin                                                   | Instructs the tool to process bidirectional pins as output                                                                               | When enabled, this option uses the input path for feedback from                                                                                                            | It is recommended to set this option<br>to its default value ( <i>Off</i> )                                                                                      |  |
| IOx | OxOS Technologies SA 97/153 SHARDELD Final Study Report                      |                                                                                                                                          |                                                                                                                                                                            |                                                                                                                                                                  |  |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Quartus II Design Environment - Altera |                                                                                                                         |                                                                           |                                                                                                                                                                                                                                                                                                                                     |  |  |
|----|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    | as Output Pin                                               | pins<br>Values:<br>• On<br>• Off (default)                                                                              | the output path                                                           | Safety risk: Medium                                                                                                                                                                                                                                                                                                                 |  |  |
| 67 | Weak Pull-Up<br>Resistor                                    | Enables the weak pull-up<br>resistor when the device is<br>operating in user mode<br>Values:<br>• On<br>• Off (default) | This option, when enabled, pulls<br>a high-impedance bus signal to<br>VCC | This option should not be used at<br>the same time as the <i>Enable Bus-</i><br><i>Hold Circuitry</i> option<br>This option may introduce<br>mismatch issues between functional<br>and post-place and route simulation<br>It is recommended to set this option<br>to its default value ( <i>Off</i> )<br>Safety risk: <b>Medium</b> |  |  |

Table 6.4. Quartus II Design Environment Tool Specific Assessment of Options and Functionalities

Following design-specific files should be subject to revision control:

- Project file (including the name and location of the synthesized netlist(s) and the place and route options)
- Synopsys Design Constraints file (SDC)
- Tcl script to guide the place and route process (if any)
- Design technology libraries

| IOxOS Technologies SA | 98/153 | SHARDELD_Final_Study_Report |
|-----------------------|--------|-----------------------------|

#### 6.1.2.2 ISE Integrated Development Environment (Xilinx)

The Xilinx ISE IDE integrates the synthesis function (performed by the XST assessed in § 6.1.1.2), place and route and STA (Trace Timing Analyzer assessed in § 6.1.3.2). The ISE software also includes several functions to resynthesize the design, applying physical synthesis optimizations that take the routing delays into consideration and focus timing-driven optimizations, increasing the integration of the place and route and synthesis process. The physical synthesis options are merged with the map properties.

The specific assessment is performed using as reference the version 12.4 of Xilinx ISE software.

Table 6.5 summarizes its place and route options and functions along with their benefits, limitations and recommendations for use.

|    | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                    |  |  |
|----|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    | Translate Properties                                                 |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                    |  |  |
| #  | <b>Option/Function</b>                                               | Description                                                                                                                                                                                                     | Benefits                                                                                                                                                                                                                                                                                      | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                    |  |  |
| 01 | Use LOC<br>Constraints                                               | Specifies whether or not to use<br>location constraints (LOC)<br>found in the input netlist or<br>User Constraint File (UCF)<br>Values: Check box enabled by<br>default                                         | <ul> <li>When disabled, this option allows<br/>the tool to ignore: <ul> <li>LOC information that<br/>contains the relative<br/>placement of one CLB<br/>(Configurable Logic<br/>Block) to another</li> <li>Invalid LOC<br/>information that would<br/>result in errors</li> </ul> </li> </ul> | It is recommended to set this option<br>to its default value (enabled) to<br>process the LOC constraints<br>included in the User Constraint File<br>(UCF) and find potential placement<br>errors<br>LOC constraints allow to manually<br>place some design elements, such as<br>block RAM, to improve<br>performance<br>Safety risk: <b>Medium</b> |  |  |
| 02 | Netlist<br>Translation Type                                          | Specifies how source files are<br>used by the tool<br>Values:<br>• Timestamp (default)<br>• On<br>• Off                                                                                                         | When <i>Timestamp</i> option is<br>selected, the tool translates the<br>input netlist only if it is newer than<br>the output (if there is any)                                                                                                                                                | It is recommended to set this option<br>to its default value ( <i>Timestamp</i> ) to<br>better control the implementation<br>process<br>Safety risk: Low                                                                                                                                                                                           |  |  |
| 03 | Macro Search<br>Path                                                 | Specifies the search path to<br>add to the list of directories to<br>search when resolving file<br>references. This option also<br>supplies paths for macros or<br>other directories containing<br>design files | It is possible to specify multiple<br>search paths in order to better<br>organize the project file structure                                                                                                                                                                                  | It is recommended to specify the<br>file structure to keep track of the<br>different design files involved in the<br>project<br>Safety risk: <b>Low</b>                                                                                                                                                                                            |  |  |
| 04 | Create I/O Pads<br>from Ports                                        | Specifies whether or not to add<br>PAD properties to all top level<br>port signals<br>Values: Check box disabled by<br>default                                                                                  | This option, when enabled, inserts<br>PAD properties if the input design<br>file does not contain them                                                                                                                                                                                        | This option should be adapted to the<br>design strategy. For designs aiming<br>to be portable, it is recommended to<br>enable the option to let the tool<br>adding PAD properties<br>If the option is enabled and the<br>design already contains PAD<br>properties, then the tool reports an                                                       |  |  |

IOxOS Technologies SA 99/153 SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                          |  |
|-----|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                      |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                       | error and stops the implementation                                                                                                                                                                                                                                       |  |
|     |                                                                      |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                       | Safety risk: Low                                                                                                                                                                                                                                                         |  |
| 05  | Allow<br>Unexpanded<br>Blocks                                        | Specifies whether or not the<br>tool continues to run if it<br>encounters a block in the<br>design that cannot be<br>expanded to its correspondent<br>primitive (NGD format)<br>Values: Check box disabled by<br>default | When this option is enabled, the<br>tool generates a warning instead of<br>an error if a block cannot be<br>expanded, and writes the NGD file<br>containing the unexpanded block<br>This option may be useful to get<br>early estimations of the<br>implementation, performing the<br>Translate process even if the<br>design is still missing lower level<br>modules | It is highly recommended to set this<br>option to its default value (disabled)<br>in order to detect blocks that cannot<br>be expanded or missing design files<br>Safety risk: <b>Low</b>                                                                                |  |
| 06  | User Rules File<br>for Netlister<br>Launcher                         | Specifies the location and<br>name of the user file to control<br>how the tool parses files                                                                                                                              | The user rules file determines the acceptable netlist input files, the netlist readers and their default options                                                                                                                                                                                                                                                      | Using this kind of user rules files is<br>a good practice to improve the<br>configuration management aspects<br>of the project                                                                                                                                           |  |
| 07  | Allow<br>Unmatched LOC<br>Constraints                                | Specifies whether or not the<br>tool ignores LOC constraints<br>in the User Constraint File that<br>do not match the net names in<br>the netlist<br>Values: Check box disabled by<br>default                             | This option may be useful to get<br>early estimations of the<br>implementation, performing the<br>Translate process even if LOC<br>constraints do not match the net<br>names                                                                                                                                                                                          | It is highly recommended to set this<br>option to its default value (disabled)<br>in order to detect net names<br>mismatches due to incorrect LOC<br>constraints or nets removed by the<br>synthesis tool due to unexpected<br>optimizations<br>Safety risk: <b>High</b> |  |
| 08  | Allow<br>Unmatched<br>Timing Group<br>Constraints                    | Specifies whether or not the<br>tool ignores timing group<br>constraints in the User<br>Constraint File that cannot be<br>found in the netlist<br>Values: Check box disabled by<br>default                               | This option may be useful to get<br>early estimations of the<br>implementation, performing the<br>Translate process even if some<br>timing group constraints are not<br>found                                                                                                                                                                                         | It is highly recommended to set this<br>option to its default value (disabled)<br>in order to detect incorrect timing<br>group constraints or logic removed<br>by the synthesis tool due to<br>unexpected optimizations<br>Safety risk: <b>High</b>                      |  |
|     | I                                                                    |                                                                                                                                                                                                                          | Map Properties                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                          |  |
| #   | <b>Option/Function</b>                                               | Description                                                                                                                                                                                                              | Benefits                                                                                                                                                                                                                                                                                                                                                              | Limitations and Recommendations                                                                                                                                                                                                                                          |  |
| 09  | Perform Timing-<br>Driven Packing<br>and Placement                   | Specifies whether or not the<br>tool gives priority to timing<br>critical paths during packing in<br>the map process<br>Values: Check box disabled by<br>default                                                         | User generated timing constraints,<br>recorded in the User Constraint<br>File, are used to drive the packing<br>and placement operations<br>When enable, this option allows<br>the tool to place the design as part<br>of the map process                                                                                                                             | It is recommended to enable this<br>option if there is a User Constraint<br>File. In the absence of user timing<br>constraints, the tool enters into<br>Performance Evaluation Mode<br>which may obtain results that are<br>not necessarily the most optimal             |  |
|     |                                                                      |                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                       | Timing-driven packing and<br>placement is not an option for<br>Xilinx latest devices (Virtex-5 and<br>Virtex-6). For these devices, the<br>design is automatically placed as<br>part of the map process<br>Safety risk: <b>Medium</b>                                    |  |
| 10  | Placer Effort                                                        | Specifies the effort level to                                                                                                                                                                                            | The Standard option gives the                                                                                                                                                                                                                                                                                                                                         | It is recommended to set this option                                                                                                                                                                                                                                     |  |
| IOx | OS Technologies SA                                                   | 1                                                                                                                                                                                                                        | 100/153                                                                                                                                                                                                                                                                                                                                                               | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                              |  |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|----|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    | Level                                                                | apply to the map process<br>Values:<br>• Standard<br>• High (default)                                                                                                                                                                                                         | fastest run time with the lower<br>mapping effort. This setting is<br>appropriate for a less complex<br>design<br><i>High</i> value gives the longest run<br>time with the best mapping results.<br>This setting is appropriate for a<br>more complex design                                                                     | to its default value ( <i>High</i> ) in order<br>to get the better mapping results,<br>regardless of the design complexity<br>Despite the increment of the<br>mapping process run time, having a<br>higher quality placement can reduce<br>the time needed to route and meet<br>timing, resulting in an overall<br>runtime reduction                                                                        |  |  |
| 11 | Placer Extra<br>Effort                                               | Specifies the extra effort level<br>for timing-driven packing<br>Values:<br>None (default)<br>Normal<br>Continue on<br>Impossible                                                                                                                                             | When the <i>Normal</i> option is<br>selected, the tool runs until timing<br>constraints are met unless they are<br>found to be impossible to meet<br>The <i>Continue on Impossible</i><br>setting continues working to<br>improve timing until no more<br>progress is made, even if timing<br>constraints are impossible to meet | This option is only available if the <i>Placer Effort Level</i> is set to <i>High</i><br>It is recommended to set this option to the <i>Normal</i> value to focus on meeting timing constraints<br>Safety risk: <b>Medium</b>                                                                                                                                                                               |  |  |
| 12 | Starting Placer<br>Cost Table (1-<br>100)                            | Specifies a mapping<br>initialization value to begin the<br>map attempts<br>Value: Any non-negative<br>integer up to 100 (1 is the<br>default value)                                                                                                                          | A cost table is a random seed to<br>placement<br>Each subsequent map attempt is<br>assigned an incremental value<br>based on the mapping initialization<br>value<br>The Starting Placer Cost Table can<br>be modified when a design is close<br>to meeting requirements, in order<br>to get a slightly different result          | It is highly recommended to set the<br>starting placer cost table to a fixed<br>value when timing and routing<br>requirements are met, in order to<br>ensure the reproducibility of the<br>implementation process<br>Safety risk: <b>High</b>                                                                                                                                                               |  |  |
| 13 | Extra Cost Tables                                                    | Specifies cost tables for use<br>with highly utilized designs<br>Value: Any non-negative<br>integer (0 is the default value)                                                                                                                                                  | These cost tables can be used in<br>conjunction with the <i>Starting</i><br><i>Placer Cost Table</i> property in<br>order to improve the placement of<br>the design                                                                                                                                                              | This option, which is only available<br>for Xilinx latest devices, is intended<br>for highly congested designs only<br>However, it may increment the<br>compilation time and substantially<br>reduce the quality of timing results<br>For these reasons, it is highly<br>recommended to set the extra cost<br>table to its default value (0), in<br>order to disable the option<br>Safety risk: <b>High</b> |  |  |
| 14 | Combinatorial<br>Logic<br>Optimization                               | Physical synthesis property<br>Instructs the tool to run a<br>process that revisits the<br>combinatorial logic within a<br>design to see if any<br>improvement can be made that<br>will improve the overall<br>quality of results<br>Values: Check box disabled by<br>default | This option re-synthesizes the<br>placed and routed critical paths in<br>the design to improve timing and<br>area<br>Timing constraints and logic<br>packing information are<br>considered to run this process                                                                                                                   | This option is available only when<br><i>Perform Timing-Driven Packing</i><br><i>and Placement</i> is used<br>It is recommended to enable this<br>option (enabled) if a reduction of<br>area and/or an improvement of<br>timing are needed<br>Safety risk: <b>Low</b>                                                                                                                                       |  |  |

| IOxOS Technologies SA | 101/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15  | Register<br>Duplication                                              | Physical synthesis property<br>Instructs the tool to replicate<br>the registers to help control<br>fanout<br>Values: Check box disabled by<br>default                                                                  | Improves timing performance by<br>replicating registers with high<br>fanout<br>Helps to meet the fanout<br>constraints                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | This option is available only when<br>Perform Timing-Driven Packing<br>and Placement is used<br>Xilinx recommends to disable this<br>option and perform manual register<br>duplication in the RTL HDL code,<br>since in some cases registers may<br>not be automatically replicated as<br>expected by using this option<br>together with the Max Fanout<br>property<br>Safety risk: High                                                                                                          |  |
| 16  | Global<br>Optimization                                               | Physical synthesis property<br>Allows the tool to perform<br>global optimization routines on<br>the fully assembled netlist<br>before mapping the design<br>Values:<br>• Off (default)<br>• Speed<br>• Area<br>• Power | <ul> <li>Global optimization includes the following optimization routines: <ul> <li>Logic remapping and trimming</li> <li>Logic and register replication and optimization</li> <li>Logic replacement of tristates</li> </ul> </li> <li>This option can be used to improve performance (<i>Speed</i>), reduce area utilization (<i>Area</i>) or reduce dynamic power consumption (<i>Power</i>)</li> <li>The use of this option is most effective when designs are built from multiple netlists or when the full set of optimization techniques are not used during the synthesis phase</li> </ul> | The use of global optimization<br>techniques may extend the runtime<br>for the map process<br>When optimizing for area or power,<br>there may be a trade-off in timing<br>performance<br>It is recommended to set this option<br>to its default value (Off) especially<br>if formal methods are used for<br>verification such as LEC (refer to §<br>4.2.3.5 )<br>Safety risk: <b>Medium</b>                                                                                                       |  |
| 17  | Retiming                                                             | Physical synthesis property<br>Allows the tool to move<br>registers to increase the overall<br>clock frequency<br>Values: Check box disabled by<br>default                                                             | When enabled, this option moves<br>registers forward or backwards<br>through the logic to balance out<br>the delays in a timing path, aiming<br>to increase the overall clock<br>frequency                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>This property is only available when the Global Optimization option is enabled</li> <li>It is highly recommended to set this option to its default value (disabled) for the following reasons: <ul> <li>This optimization can move combinational logic across different clock domains</li> <li>Design verification may become more complicated because register names, position, and functionality no longer match the RTL description</li> </ul> </li> <li>Safety risk: High</li> </ul> |  |
| 18  | Equivalent<br>Register Removal                                       | Physical synthesis property<br>Allows the tool to remove<br>registers with redundant                                                                                                                                   | When enabled, this option<br>removes the registers with<br>redundant functionality after<br>examining if their removal will                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | It is recommended to set this option<br>to its default value (disabled) and<br>enable the equivalent option in the<br>synthesis tool only if <i>Register</i>                                                                                                                                                                                                                                                                                                                                      |  |
| IOx | OS Technologies SA                                                   | 1                                                                                                                                                                                                                      | 102/153                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                      |                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                            |  |
|-----|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                      | functionality in order to<br>increase clock frequencies                                                                              | improve the overall timing                                                                                                                                                                                                | <i>Duplication</i> is disabled and no register is replicated directly in the RTL HDL code                                                                                                                                                                                  |  |
|     |                                                                      | Values: Check box disabled by default                                                                                                |                                                                                                                                                                                                                           | Safety risk: High                                                                                                                                                                                                                                                          |  |
| 19  | Ignore User<br>Timing<br>Constraints                                 | Controls the use of timing<br>constraints found in the User<br>Constraint File (UCF) during<br>placement                             | When enabled, timing constraints<br>in the UCF are ignored by the tool,<br>which will run without timing<br>constraints                                                                                                   | It is highly recommended to set this<br>option to its default value (disabled)<br>in order to process the user timing<br>constraints                                                                                                                                       |  |
|     |                                                                      | Values: Check box disabled by default                                                                                                | For some devices, timing<br>constraints are automatically<br>generated depending on the setting<br>of the <i>Timing Mode</i> option                                                                                       | Safety risk: Medium                                                                                                                                                                                                                                                        |  |
| 20  | Timing Mode                                                          | This property is enabled when<br>the <i>Ignore User Timing</i><br><i>Constraints</i> is enabled                                      | When the <i>Performance</i><br><i>Evaluation</i> mode is selected,<br>timing constraints for all internal<br>clocks are generated automatically.                                                                          | The <i>Performance Evaluation</i> mode<br>is only available on Virtex-5<br>devices                                                                                                                                                                                         |  |
|     |                                                                      | Selects whether or not the tool<br>should automatically generate<br>timing constraints                                               | and dynamically adjusted during<br>the map process to increase<br>performance                                                                                                                                             | It is recommended not to use this<br>option, disabling the <i>Ignore User</i><br><i>Timing Constraints</i> property                                                                                                                                                        |  |
|     |                                                                      | Values:<br>• Performance<br>Evaluation (default)<br>• No Timing Driven                                                               | The <i>No Timing Driven</i> mode instructs the tool to run with no timing constraints                                                                                                                                     | Safety risk: Medium                                                                                                                                                                                                                                                        |  |
| 21  | Trim<br>Unconnected<br>Signals                                       | Specifies whether or not to<br>trim unconnected components<br>and nets from the design                                               | Leaving unconnected components<br>and nets may be useful for<br>estimating the logic resources                                                                                                                            | It is recommended to set this option<br>to its default value (enabled) to<br>remove unnecessary logic                                                                                                                                                                      |  |
|     |                                                                      | Values: Check box enabled by default                                                                                                 | designs                                                                                                                                                                                                                   | It is also recommended to check the<br>map report in order to identify the<br>trimmed logic, with the purpose of<br>removing the unnecessary logic<br>from the RTL HDL code                                                                                                |  |
|     |                                                                      |                                                                                                                                      |                                                                                                                                                                                                                           | Safety risk: Medium                                                                                                                                                                                                                                                        |  |
| 22  | Replicate Logic<br>to Allow Logic<br>Level Reduction                 | Allows the tool to replicate<br>logic to reduce fanout<br>Values: Check box enabled by<br>default                                    | When enabled, this option allows<br>to replicate logic elements such as<br>single drivers that drive multiple<br>loads to reduce fanout and enable<br>a mapping strategy that may more<br>readily meet timing constraints | Xilinx recommends to disable this<br>option and perform manual register<br>duplication in the RTL HDL code,<br>since in some cases registers may<br>not be automatically replicated as<br>expected by using this option<br>together with the <i>Max Fanout</i><br>property |  |
|     |                                                                      |                                                                                                                                      |                                                                                                                                                                                                                           | Safety risk: High                                                                                                                                                                                                                                                          |  |
| 23  | Allow Logic<br>Optimization<br>Across Hierarchy                      | Instructs the tool to ignore any<br><i>Keep Hierarchy</i> properties set<br>for synthesis in order to<br>perform optimization across | This option is used to preserve the<br>signals that span the hierarchical<br>boundaries for the purpose of<br>simulation, or to ensure that                                                                               | It is recommended to set this option<br>to its default value (disabled) to<br>avoid optimization crossing<br>hierarchy boundaries                                                                                                                                          |  |
|     |                                                                      | any hierarchy boundaries<br>Values: Check box disabled by<br>default                                                                 | optimizations do not affect the<br>behaviour of a design using<br>partitions. These optimizations<br>may improve timing performance                                                                                       | Safety risk: Medium                                                                                                                                                                                                                                                        |  |
| 24  | Optimization<br>Strategy (Cover<br>Mode)                             | Specifies the criteria used<br>during the cover phase of the<br>mapping process                                                      | The cover phase assigns the logic<br>to CLB function generators<br>(LUTs)                                                                                                                                                 | The <i>Speed</i> option may produce a large increase in the number of LUTs                                                                                                                                                                                                 |  |
| IOx | OS Technologies SA                                                   | 1                                                                                                                                    | 103/153                                                                                                                                                                                                                   | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                |  |



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                      | Values:<br>• Area (default)<br>• Speed<br>• Balanced<br>• Off                                                                                                                                                           | The <i>Area</i> option is used to reduce<br>the number of LUTs, while the<br><i>Speed</i> setting it helps achieving<br>timing constraints<br>The <i>Balanced</i> option may be used<br>to balance area and speed,<br>reducing both the number of LUTs<br>and levels of LUTs | It is recommended to set this option<br>to <i>Balanced</i> in order to take<br>advantage of the trade-off between<br>area and timing<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                         |  |
| 25  | Generate Detailed<br>MAP Report                                      | Instructs the tool to generate a<br>detailed MAP report<br>Values: Check box disabled by<br>default                                                                                                                     | The detailed MAP report displays<br>important information such as<br>redundant blocks that were<br>removed and signals that were<br>merged during the mapping<br>process                                                                                                     | It is recommended to enable this<br>option (enabled) to generate the<br>detailed MAP report, in order to get<br>useful information to check<br>mapping optimizations<br>Safety risk: Low                                                                                                                                                                                                                                                                   |  |
| 26  | Use RLOC<br>Constraints                                              | Instructs the tool to use the<br>RLOC information found in<br>the User Constraint File (UCF)<br>Values: Check box enabled by<br>default                                                                                 | When enabled, the RLOC<br>constraints, that contain the<br>relative placement of one CLB to<br>another, are processed                                                                                                                                                        | It is highly recommended to set this<br>option to its default value (enabled)<br>in order to process the user RLOC<br>timing constraints<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                     |  |
| 27  | Pack I/O<br>Registers/Latches<br>into IOBs                           | Controls the packing of FFs or<br>latches within an I/O cell<br>Values:<br>Off (default for<br>Virtex-5 devices)<br>For Inputs Only<br>For Outputs Only<br>For Inputs and<br>Outputs (default for<br>all other devices) | The registers within the I/O cells<br>may decrease clock-to-in and<br>clock-to-out times, allowing the<br>design to run faster<br>The architecture and higher<br>voltage of these registers made<br>them more robust against SEU                                             | It is recommended to enable this<br>option for inputs and outputs, in<br>order to benefit of the advantages of<br>I/O cell registers (better timing and<br>protection against SEU)<br>In some cases, the architecture does<br>not allow all registers to be packed<br>into IOBs, therefore it is a good<br>practice to review both the map<br>report and the Technology Viewer<br>to check the registers packed into<br>IOBs<br>Safety risk: <b>Medium</b> |  |
| 28  | Disable Register<br>Ordering                                         | Specifies whether or not the<br>tool uses register ordering<br>optimization<br>Values: Check box disabled by<br>default                                                                                                 | This option is no longer available ir                                                                                                                                                                                                                                        | n Xilinx ISE v.11.1 and higher                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 29  | Maximum<br>Compression                                               | Instructs the tool to pack the<br>design logic as densely as<br>possible<br>Values: Check box disabled by<br>default                                                                                                    | When enable, this option allows<br>the tool to map the design using<br>less logic resources (higher density<br>packing)                                                                                                                                                      | This option is only available on<br>Virtex-5 devices<br>It is recommended to set this option<br>to its default value (disabled) to<br>avoid negative performance in the<br>place and route process: higher<br>delays and more unrouted nets<br>Safety risk: <b>Medium</b>                                                                                                                                                                                  |  |
| 30  | CLB Pack Factor<br>Percentage                                        | Specifies how densely logic<br>will be partitioned using a<br>percentage value<br>Value: Any non-negative                                                                                                               | When the set value is lower than<br>100, this option allows the tool to<br>map the design using less logic<br>resources (higher density packing)                                                                                                                             | This option is not available on<br>Virtex-5 devices<br>This option can not be applied when<br>the <i>Perform Timing-Driven Packing</i>                                                                                                                                                                                                                                                                                                                     |  |
| IOx | OS Technologies SA                                                   |                                                                                                                                                                                                                         | 104/153                                                                                                                                                                                                                                                                      | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                                                                                                |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    |                                              | Place & Route Tools: ISE In                                                                                                                                                                         | ntegrated Development Environn                                                                                                                                                                                                                                                                                                                    | nent - Xilinx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                              | integer up to 100 (100 is the default value)                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                   | <i>and Placement</i> property is enabled<br>It is recommended to set this option<br>to its default value (100%) to avoid<br>negative performance in the place<br>and route process: higher delays and<br>more unrouted nets                                                                                                                                                                                                                                                                                                                        |
|    |                                              |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                   | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 31 | Tri-state Buffer<br>Transformation<br>Mode   | Specifies the type of bus<br>transformation to be performed<br>by the tool<br>Values:<br>Off (default)<br>On<br>Aggressive<br>Limit                                                                 | This option is no longer available in                                                                                                                                                                                                                                                                                                             | n Xilinx ISE v.11.1 and higher                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 32 | LUT Combining                                | Instructs the tool to perform<br>LUT combining optimization<br>Values:<br>• Off (default)<br>• Auto<br>• Area                                                                                       | LUT combining optimization<br>merge LUT pairs with common<br>inputs into single dual-output<br>LUTs in order to improve design<br>area<br>The <i>Auto</i> option tries to make a<br>trade-off between area and speed,<br>while the <i>Area</i> option performs<br>maximum LUT combining to<br>provide an implementation as<br>smaller as possible | This option is only available on<br>Virtex-5 devices<br>The LUT combining optimization<br>may reduce design speed<br>It is recommended to set this option<br>to its default value (Off) to avoid<br>unexpected results in timing<br>performance<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                      |
| 33 | Map Slice Logic<br>into Unused<br>Block RAMs | Specifies whether or not the<br>tool attempts to place LUTs<br>and FFs into unused block<br>RAMs<br>Values: Check box disabled by<br>default                                                        | This optimization may improve<br>design area                                                                                                                                                                                                                                                                                                      | It is recommended to set this option<br>to its default value (disabled)<br>Implement logic into memory<br>blocks may have an impact on the<br>design reliability since memory<br>blocks are more sensitive to SEU<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                      |
| 34 | Power Reduction                              | Specifies whether or not the<br>tool optimizes placement<br>during timing-driven packing<br>and placement to reduce the<br>power consumed by the design<br>Values: Check box disabled by<br>default | This option allows the tool to<br>reduce the power consumed by the<br>design                                                                                                                                                                                                                                                                      | This option can be applied only<br>when the <i>Perform Timing-Driven</i><br><i>Packing and Placement</i> property is<br>enabled, and it is only available for<br>Xilinx latest devices<br>It is recommended to set this option<br>to its default value (disabled) and<br>use power reduction techniques<br>directly in the RTL HDL code such<br>as:<br>• Adding control logic to<br>handle Block RAM<br>enable signals<br>• Using LUT instead of<br>Block RAM for small<br>memory blocks<br>• Initializing registers<br>Safety risk: <b>Medium</b> |

IOxOS Technologies SA 105/153 SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                     |                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                        |  |
|-----|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 35  | Power Activity<br>File                                               | Specifies a simulation file to<br>guide the tool when it<br>optimizes the design for poser<br>reduction                             | This file may be useful to achieve<br>better power reduction results                                                                                                                   | The efficiency of this file depends<br>on the quality and exhaustiveness of<br>the performed simulation                                                                                                                                                                                                                                |  |
| 36  | Enable Multi-<br>Threading                                           | Instructs the tool to enable<br>multi-threading<br>Values:<br>• Off (default)<br>• 2                                                | This option, when enabled, allows<br>the tool engine to take advantage<br>of multi-core processor<br>workstations in order to speed up<br>place and route times                        | Multi-threading has evolved<br>positively in the latest releases of<br>Xilinx ISE, showing a much better<br>performance in desktop computers<br>compared with laptops featuring the<br>equivalent hardware configuration<br>It is recommended to run the same<br>mapping process with and without<br>multi-threading, check the output |  |
|     |                                                                      |                                                                                                                                     |                                                                                                                                                                                        | equivalence and assess the<br>processing time before using this<br>option                                                                                                                                                                                                                                                              |  |
|     |                                                                      | Place                                                                                                                               | e & Route Properties                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                        |  |
| #   | <b>Option/Function</b>                                               | Description                                                                                                                         | Benefits                                                                                                                                                                               | Limitations and Recommendations                                                                                                                                                                                                                                                                                                        |  |
| 37  | Place & Route<br>Mode                                                | Specifies the type of place and route to be performed                                                                               | The Normal Place and Route<br>option allows the user to set the<br>effort levels                                                                                                       | Xilinx does not recommend the <i>Reentrant Route</i> option (only for advanced flows)                                                                                                                                                                                                                                                  |  |
|     |                                                                      | <ul> <li>Normal Place and<br/>Route (default for all<br/>other devices)</li> <li>Place Only</li> <li>Route Only (default</li> </ul> | When the <i>Place Only</i> option is<br>selected, the router process does<br>not run (The whole PAR process<br>should be run at least once to use<br>this option)                      | The <i>Route Only</i> option is not<br>recommended when the design was<br>placed using the <i>Perform Timing-</i><br><i>Driven Packing and Placement</i><br>property                                                                                                                                                                   |  |
|     |                                                                      | for Virtex-5 and<br>Virtex-6)<br>• Reentrant Route                                                                                  | When the <i>Route Only</i> option is<br>selected, the placer process does<br>not run and the current placement<br>is kept (The whole PAR process<br>should be run at least once to use | It is recommended to set this option<br>to the default value selected for<br>each device family<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                          |  |
|     |                                                                      |                                                                                                                                     | this option)<br>The <i>Reentrant Route</i> option keeps<br>the placement and routing. The<br>router runs one time using the<br>existing routing as a starting point                    |                                                                                                                                                                                                                                                                                                                                        |  |
| 38  | Place & Route<br>Effort Level<br>(Overall)                           | Specifies the effort level to<br>apply to the place and route<br>process<br>Values:<br>• Standard                                   | The <i>Standard</i> option gives the fastest run time with the lower place and route effort. This setting is appropriate for a less complex design                                     | It is recommended to set this option<br>to its default value ( <i>High</i> ) in order<br>to get the better place and route<br>results, regardless of the design<br>complexity                                                                                                                                                          |  |
|     |                                                                      | • High (default)                                                                                                                    | <i>High</i> value gives the longest run<br>time with the best place and route<br>results. This setting is appropriate<br>for a more complex design                                     | Safety risk: Medium                                                                                                                                                                                                                                                                                                                    |  |
| 39  | Extra Effort<br>(Highest PAR<br>level only)                          | Specifies the extra effort level<br>for the place and route<br>Values:<br>• None (default)                                          | When the <i>Normal</i> option is<br>selected, the tool runs until timing<br>constraints are met unless they are<br>found to be impossible to meet                                      | This option is only available if the<br><i>Place &amp; Route Effort Level</i> is set to<br><i>High</i><br>It is recommended to set this option                                                                                                                                                                                         |  |
|     | 1                                                                    |                                                                                                                                     | 1                                                                                                                                                                                      | · · ·                                                                                                                                                                                                                                                                                                                                  |  |
| IOx | IOxOS Technologies SA 106/153 SHARDELD_Final_Study_Report            |                                                                                                                                     |                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                        |  |


SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                             |                                                                                                                                                                             |                                                                                                                                                                                                                       |  |
|-----|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                      | <ul> <li>Normal</li> <li>Continue on<br/>Impossible</li> </ul>                                                              | The <i>Continue on Impossible</i><br>setting continues working to<br>improve timing until no more<br>progress is made, even if timing<br>constraints are impossible to meet | to the <i>Normal</i> value to focus on<br>meeting timing constraints<br>Safety risk: <b>Medium</b>                                                                                                                    |  |
| 40  | Starting Placer<br>Cost Table (1-<br>100)                            | Specifies a placement<br>initialization value to begin the<br>place and route attempts<br>Value: Any non-negative           | Each subsequent map attempt is<br>assigned an incremental value<br>based on the placement<br>initialization value                                                           | If a number is specified for the <i>Starting Placer Cost Table</i> property in the map settings, the same number is used for place and route                                                                          |  |
|     |                                                                      | integer up to 100 (1 is the default value)                                                                                  | The Starting Placer Cost Table can<br>be modified when a design is close<br>to meeting requirements, in order<br>to get a slightly different result                         | It is highly recommended to set the<br>placement initialization value to a<br>fixed value when timing and routing<br>requirements are met, in order to<br>ensure the reproducibility of the<br>implementation process |  |
|     |                                                                      |                                                                                                                             |                                                                                                                                                                             | Safety risk: High                                                                                                                                                                                                     |  |
| 41  | Ignore User<br>Timing<br>Constraints                                 | Controls the use of timing<br>constraints found in the User<br>Constraint File (UCF) during<br>place and route              | When enabled, timing constraints<br>in the UCF are ignored by the tool,<br>which will run without timing<br>constraints                                                     | It is highly recommended to set this<br>option to its default value (disabled)<br>in order to process the user timing<br>constraints                                                                                  |  |
|     |                                                                      | Values: Check box disabled by default                                                                                       | For some devices, timing<br>constraints are automatically<br>generated depending on the setting<br>of the <i>Timing Mode</i> option                                         | Safety risk: <b>Medium</b>                                                                                                                                                                                            |  |
| 42  | Timing Mode                                                          | This property is enabled when<br>the <i>Ignore User Timing</i><br><i>Constraints</i> is enabled                             | When the <i>Performance</i><br><i>Evaluation</i> mode is selected,<br>timing constraints for all internal                                                                   | The <i>Performance Evaluation</i> mode<br>is only available on Virtex-5<br>devices                                                                                                                                    |  |
|     |                                                                      | Selects whether or not the tool<br>should automatically generate<br>timing constraints                                      | and dynamically adjusted during<br>the place and route process to<br>increase performance                                                                                   | It is recommended not to use this<br>option, disabling the <i>Ignore User</i><br><i>Timing Constraints</i> property                                                                                                   |  |
|     |                                                                      | Values:<br>• Performance<br>Evaluation (default)<br>• No Timing Driven                                                      | The <i>No Timing Driven</i> mode instructs the tool to run with no timing constraints                                                                                       | Safety risk: <b>Medium</b>                                                                                                                                                                                            |  |
| 43  | Use Bonded I/Os                                                      | Specifies whether or not the<br>tool places internal I/O logic<br>into bonded I/O sites in which<br>the I/O pad is not used | This option, when enabled, allows<br>the tool to route through bonded<br>I/O sites (I/O locations on the die<br>connected to the package)                                   | It is highly recommended to set this<br>option to its default value (disabled)<br>in order to avoid logic placed in<br>bonded sites connected to external                                                             |  |
|     |                                                                      | Values: Check box disabled by default                                                                                       |                                                                                                                                                                             | signals, power or ground, which<br>may cause unexpected behaviour of<br>the implemented design                                                                                                                        |  |
|     |                                                                      |                                                                                                                             |                                                                                                                                                                             | Safety risk: High                                                                                                                                                                                                     |  |
| 44  | Generate<br>Asynchronous<br>Delay Report                             | Specifies whether or not to<br>generate an asynchronous<br>delay report when the place<br>and route process is run          | This report contains a list of all<br>nets in the design and the delays of<br>all loads on the net                                                                          | It is recommended to enable this<br>option (enabled) to generate the<br>asynchronous delay report, in order<br>to get useful information for clock<br>analysis                                                        |  |
|     |                                                                      | Values: Check box disabled by default                                                                                       |                                                                                                                                                                             | Safety risk: Low                                                                                                                                                                                                      |  |
| 45  | Generate Clock<br>Region Report                                      | Specifies whether or not to<br>generate a clock region report<br>when the place and route                                   | This report contains information<br>on the resource utilization of each<br>clock region and lists any clock                                                                 | It is recommended to enable this<br>option (enabled) to generate the<br>clock region report, in order to get                                                                                                          |  |
| IOx | IOxOS Technologies SA 107/153 SHARDELD_Final_Study_Report            |                                                                                                                             |                                                                                                                                                                             |                                                                                                                                                                                                                       |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Place & Route Tools: ISE Integrated Development Environment - Xilinx |                                                                                                                                                                           |                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                                      | process is run<br>Values: Check box disabled by<br>default                                                                                                                | conflicts between global clock<br>buffers in a clock region                                                                                                                                                                           | useful information to verify the<br>implemented clock strategy<br>Safety risk: Low                                                                                                                                                                                                                                                                                                                                  |  |
| 46 | Generate Post-<br>Place & Route<br>Simulation<br>Model               | Specifies whether or not to<br>generate a post-place and route<br>simulation model when the<br>place and route process is run<br>Values: Check box disabled by<br>default | This model is used to perform the<br>post-place and route simulation<br>A dedicated dialog box allows to<br>configure this model, setting the<br>selected HDL language, and the<br>name of the design instance<br>among other options | It is recommended to enable this<br>option (enabled) to generate the<br>post-place and route simulation<br>model, in case post-place and route<br>simulations are planned in the<br>verification process<br>Safety risk: Low                                                                                                                                                                                        |  |
| 47 | Generate Post-<br>Place & Route<br>Power Report                      | Specifies whether or not to<br>generate a post-place and route<br>power report when the place<br>and route process is run<br>Values: Check box disabled by<br>default     | This report provides information<br>about the design power<br>consumption and thermal<br>dissipation                                                                                                                                  | It is recommended to enable this<br>option (enabled) to generate the<br>post-place and route power report,<br>in order to get useful information to<br>check the effectiveness of power<br>optimization techniques<br>Safety risk: Low                                                                                                                                                                              |  |
| 48 | Power Reduction                                                      | Specifies whether or not to<br>optimize routing to reduce<br>power consumption<br>Values: Check box disabled by<br>default                                                | This option allows the tool to<br>reduce the power consumed by the<br>design                                                                                                                                                          | It is recommended to set this option<br>to its default value (disabled) and<br>use power reduction techniques<br>directly in the RTL HDL code such<br>as:<br>• Adding control logic to<br>handle Block RAM<br>enable signals<br>• Using LUT instead of<br>Block RAM for small<br>memory blocks<br>• Initializing registers<br>Safety risk: Medium                                                                   |  |
| 49 | Power Activity<br>File                                               | Specifies a simulation file to<br>guide the tool when it<br>optimizes the design for poser<br>reduction                                                                   | This file may be useful to achieve<br>better power reduction results                                                                                                                                                                  | The efficiency of this file depends<br>on the quality and exhaustiveness of<br>the performed simulation<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                  |  |
| 50 | Enable Multi-<br>Threading                                           | Instructs the tool to enable<br>multi-threading<br>Values:<br>• Off (default)<br>• 2<br>• 3<br>• 4                                                                        | This option, when enabled, allows<br>the tool engine to take advantage<br>of multi-core processor<br>workstations in order to speed up<br>place and route times                                                                       | Multi-threading has evolved<br>positively in the latest releases of<br>Xilinx ISE, showing a much better<br>performance in desktop computers<br>compared with laptops featuring the<br>equivalent hardware configuration<br>It is recommended to run the same<br>mapping process with and without<br>multi-threading, check the output<br>equivalence and assess the<br>processing time before using this<br>option |  |
|    |                                                                      |                                                                                                                                                                           |                                                                                                                                                                                                                                       | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                    |  |

Table 6.5. ISE Integrated Development Environment Tool Specific Assessment of Options and Functionalities

| IOxOS Technologies SA | 108/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



Following design-specific files should be subject to revision control:

- Project file (including the name and location of the synthesized netlist(s) and the place and route options)
- User Constraints File (UCF)
- Tcl script to guide the place and route process (if any)
- Design technology libraries

| IOxOS Technologies SA | 109/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



#### 6.1.2.3 Libero Integrated Development Environment (Actel)

The Actel Libero IDE integrates third party synthesis tools (such as Synplify Pro from Synopsis assessed in § 6.1.1.3 ), the place and route tool (Actel Designer) and STA (SmartTime assessed in § 6.1.3.3 ).

The specific assessment is performed using as reference the version 9.1 of Actel Libero IDE software.

Table 6.6 summarizes its place and route options and functions (referred by Actel as compile and layout) along with their benefits, limitations and recommendations for use.

|     | Place & Route Tools: Libero IDE Integrated Development Environment - Actel                                     |                                                                                                                                                                                     |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                     |  |
|-----|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     | Compile Options                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                     |  |
| #   | <b>Option/Function</b>                                                                                         | Description                                                                                                                                                                         | Benefits                                                                                                                                                                                                                                                                  | Limitations and Recommendations                                                                                                                                                                                                                                                                                     |  |
| 01  | Abort Compile if<br>errors are found<br>in the Physical<br>Design<br>Constraints<br>(PDC)                      | This option stops the flow if<br>any error is reported in reading<br>the PDC file<br>Values: Check box enabled by<br>default                                                        | When enabled, this option allows<br>to detect errors in the PDC<br>If this option is disabled, the<br>errors are reported as warnings.<br>However the flow always stop in<br>case of Tcl errors or wrong local<br>clock assignments<br>Disabling the option can be useful | It is highly recommended to set this<br>option to its default value (enabled)<br>in order to ensure a valid PDC file<br>Safety risk: <b>Medium</b>                                                                                                                                                                  |  |
|     |                                                                                                                |                                                                                                                                                                                     | to do an early estimation of the<br>design compilation even if the<br>PDC is not well-defined yet                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                     |  |
| 02  | Display object<br>names that are no<br>longer found after<br>netlist matching is<br>performed on the<br>design | Displays netlist objects in the<br>PDC file that are not found in<br>the imported netlist during the<br>Compile ECO mode<br>(Incremental design flow)                               | Incremental design flows are<br>based on compile points and<br>requires specific settings for the<br>synthesis tool ("difference-based"<br>incremental synthesis)                                                                                                         | Incremental design flows may<br>involve an additional effort in order<br>to assess that design modifications<br>do not disturb other parts of the<br>design                                                                                                                                                         |  |
|     |                                                                                                                | Values: Check box disabled by default                                                                                                                                               | Incremental design flows are<br>useful for team-oriented design<br>and also to reduce the overall<br>runtime process                                                                                                                                                      | This methodology increases the<br>complexity of the project baseline,<br>traceability and configuration<br>management processes since several                                                                                                                                                                       |  |
| 03  | Limit the number<br>of displayed<br>messages to:                                                               | Defines the maximum number<br>of errors/warnings to be<br>displayed in the case of<br>reading ECO constraints<br>Value: Any non-negative<br>integer (10000 is the default<br>value) | This option is used in incremental<br>design flows, and allows to<br>control the quantity of information<br>displayed on the tool console                                                                                                                                 | Iterations with different settings are<br>required to generate the final<br>implementation<br>Therefore, it is not recommended to<br>use Incremental design flows unless<br>the methodology and the supporting<br>processes are properly mastered to<br>ensure the reproducibility of the<br>implementation process |  |
|     | D 111                                                                                                          |                                                                                                                                                                                     |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                     |  |
| 04  | Demote global<br>nets whose fanout<br>is less than:                                                            | Enables the global clock<br>demotion of global nets to<br>regular nets                                                                                                              | When enabled, this option allows<br>to reserve the use of global clock<br>networks to high fanout nets                                                                                                                                                                    | Automatic global demotion is<br>recommended only for small fanout<br>nets                                                                                                                                                                                                                                           |  |
|     |                                                                                                                | Values:<br>• Check box disabled<br>by default                                                                                                                                       |                                                                                                                                                                                                                                                                           | The clock tree architecture,<br>including pin assignment and/or<br>placement constraints, should be                                                                                                                                                                                                                 |  |
| IOx | OS Technologies SA                                                                                             | 1                                                                                                                                                                                   | 10/153                                                                                                                                                                                                                                                                    | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                         |  |



SHARDELD\_Final\_Study\_Report

|          | Place & Route Tools: Libero IDE Integrated Development Environment - Actel                                                                           |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                 |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          |                                                                                                                                                      | • Text box to select the fanout value:                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                     | clearly defined before enabling<br>automatic global demotion                                                                                                                                                                                    |  |
|          |                                                                                                                                                      | Any non-negative<br>integer (12 is the<br>default value)                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                     | It is recommended to run Compile<br>with this option set to its default<br>value (disabled) and analyze the<br>results in terms of timing and<br>routability before attempting a<br>complete place and route with<br>automatic global demotion  |  |
|          |                                                                                                                                                      |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                     | Safety risk: Medium                                                                                                                                                                                                                             |  |
| 05       | Promote regular<br>nets whose fanout<br>is greater than:                                                                                             | Enables the global clock<br>promotion of regular nets to<br>global clock networks<br>Values:                                                                                                                                                                          | When enabled, this option allows<br>to reserve the use of global clock<br>networks to high fanout nets                                                                                                                                                              | Automatic global promotion is<br>recommended only for high fanout<br>nets. Driving high fanout nets with<br>a clock network may improve<br>timing and routability                                                                               |  |
|          |                                                                                                                                                      | <ul> <li>Check box disabled<br/>by default</li> <li>Text box to select<br/>the fanout value:<br/>Any non-negative<br/>integer (200 is the</li> </ul>                                                                                                                  |                                                                                                                                                                                                                                                                     | The clock tree architecture,<br>including pin assignment and/or<br>placement constraints, should be<br>clearly defined before enabling<br>automatic global promotion                                                                            |  |
|          |                                                                                                                                                      | <ul> <li>default value)</li> <li>Text box to set the maximum number of nets to promote:<br/>Any non-negative integer (0 is the default value)</li> </ul>                                                                                                              |                                                                                                                                                                                                                                                                     | It is recommended to run Compile<br>with this option set to its default<br>value (disabled) and analyze the<br>results in terms of timing and<br>routability before attempting a<br>complete place and route with<br>automatic global promotion |  |
|          |                                                                                                                                                      |                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                     | Safety risk: Medium                                                                                                                                                                                                                             |  |
| 06       | Limit the number<br>of shared<br>instances between<br>any two non-<br>overlapping local<br>clock regions to:                                         | Defines the maximum number<br>of shared instances allowed to<br>perform the legalization<br>Values: Text box to select the<br>value: Any non-negative<br>integer in the range of 0-1000<br>(12 is the default value, while<br>0 prevents legalization)                | Actel devices organize clock<br>regions in quadrants. Legalization<br>ensures that the number of<br>different clock nets used in every<br>region is less or equal to the<br>number of clock resources<br>available in that region<br>This option allows adding more | It is recommended to set this option<br>to its default value (12)<br>Higher values may lead to a large<br>number of shared instances, which<br>may indicate floorplanning<br>problems<br>Safety risk: Low                                       |  |
|          |                                                                                                                                                      |                                                                                                                                                                                                                                                                       | flexibility to perform the legalization process                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                 |  |
| 07       | When inserting<br>buffers to legalize<br>shared instances<br>between non-<br>overlapping local<br>clock regions,<br>limit the buffers'<br>fanout to: | Defines the maximum fanout<br>value used during buffer<br>insertion for clock legalization<br>Values: Text box to select the<br>value $\rightarrow$ Any non-negative<br>integer in the range of 0-1000<br>(12 is the default value, while<br>0 prevents legalization) | This option allows to control and disable clock legalization                                                                                                                                                                                                        | It is recommended to set this option<br>to its default value (12) to allow<br>clock legalization<br>Safety risk: <b>Medium</b>                                                                                                                  |  |
| 08       | Combine registers<br>into I/Os<br>whenever<br>possible                                                                                               | Instructs the tool to pack<br>registers into I/O cells<br>Values: Check box disabled by<br>default                                                                                                                                                                    | The registers within the I/O cells<br>may decrease clock-to-in and<br>clock-to-out times, allowing the<br>design to run faster                                                                                                                                      | It is recommended to enable this<br>option, in order to benefit of the<br>advantages of I/O cell registers<br>(better timing and protection against<br>SEU)                                                                                     |  |
|          |                                                                                                                                                      |                                                                                                                                                                                                                                                                       | The architecture and higher voltage of these registers made                                                                                                                                                                                                         | In some cases, the architecture does                                                                                                                                                                                                            |  |
| <br>IOxC | OS Technologies SA                                                                                                                                   | 1                                                                                                                                                                                                                                                                     | 11/153                                                                                                                                                                                                                                                              | SHARDELD_Final_Study_Report                                                                                                                                                                                                                     |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | Place & Route Tools: Libero IDE Integrated Development Environment - Actel |                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                                            |                                                                                                                                                                                                                                                                                     | them more robust against SEU                                                                                                                                                                                                                                                                        | not allow all registers to be packed<br>into I/O cells, therefore it is a good<br>practice to review the Technology<br>Viewer to check the registers<br>packed into I/O cells                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|    |                                                                            |                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                     | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 09 | Delete buffers and<br>inverter trees<br>whose fanout is<br>less than:      | This option enables buffer tree<br>deletion on the global signals<br>from the netlist<br>Values:<br>• Check box disabled                                                                                                                                                            | When enabled, this option allows<br>to reserve the use of buffers for<br>high fanout nets                                                                                                                                                                                                           | It is recommended to set this option<br>to its default value (disabled) to<br>avoid automatic buffer tree deletion<br>of high fanout nets<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|    |                                                                            | <ul> <li>by default</li> <li>Text box to select<br/>the fanout value:<br/>Any non-negative<br/>integer (12 is the<br/>default value)</li> </ul>                                                                                                                                     |                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 10 | Limit the number<br>of displayed high<br>fanout nets to:                   | Enables FFs net sections in the<br>compile report and defines the<br>number of high fanout nets to<br>be displayed in the report                                                                                                                                                    | This option allows to generate<br>compile reports easier to review                                                                                                                                                                                                                                  | It is recommended to set this option<br>to its default value (10)<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|    |                                                                            | Values: Text box to select the value $\rightarrow$ Any non-negative integer (10 is the default value)                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|    |                                                                            |                                                                                                                                                                                                                                                                                     | Layout Options                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| #  | <b>Option/Function</b>                                                     | Description                                                                                                                                                                                                                                                                         | Benefits                                                                                                                                                                                                                                                                                            | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 11 | Timing-Driven                                                              | Timing-Driven layout's                                                                                                                                                                                                                                                              | Directs the tool to place logic                                                                                                                                                                                                                                                                     | It is highly recommended to enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|    |                                                                            | primary goal is to meet timing<br>constraints<br>Values: Check box disabled by                                                                                                                                                                                                      | elements in the device to meet the<br>timing constraints defined in the<br>SDC file by the user or<br>sutematically generated by the                                                                                                                                                                | this option in order to consider<br>timing constraints when performing<br>the layout process                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|    |                                                                            | primary goal is to meet timing<br>constraints<br>Values: Check box disabled by<br>default                                                                                                                                                                                           | elements in the device to meet the<br>timing constraints defined in the<br>SDC file by the user or<br>automatically generated by the<br>tool<br>Timing-Driven layout typically                                                                                                                      | this option in order to consider<br>timing constraints when performing<br>the layout process<br>Standard layout targets efficient<br>usage of logic resources but ignores<br>timing constraints                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|    |                                                                            | primary goal is to meet timing<br>constraints<br>Values: Check box disabled by<br>default                                                                                                                                                                                           | elements in the device to meet the<br>timing constraints defined in the<br>SDC file by the user or<br>automatically generated by the<br>tool<br>Timing-Driven layout typically<br>delivers better performance than<br>standard layout                                                               | this option in order to consider<br>timing constraints when performing<br>the layout process<br>Standard layout targets efficient<br>usage of logic resources but ignores<br>timing constraints<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 12 | Power-Driven                                                               | Power-Driven layout's primary<br>goal is to meet timing<br>constraints<br>Values: Check box disabled by<br>default<br>Power-Driven layout's primary<br>goal is to reduce dynamic<br>power while still maintaining                                                                   | elements in the device to meet the<br>timing constraints defined in the<br>SDC file by the user or<br>automatically generated by the<br>tool<br>Timing-Driven layout typically<br>delivers better performance than<br>standard layout<br>When enabled, this option helps to<br>reduce dynamic power | this option in order to consider<br>timing constraints when performing<br>the layout process<br>Standard layout targets efficient<br>usage of logic resources but ignores<br>timing constraints<br>Safety risk: <b>Medium</b><br>This option is only available when<br><i>Timing-Driven</i> option is selected<br>It is recommended to do a first run                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 12 | Power-Driven                                                               | Power-Driven layout's primary<br>goal is to meet timing<br>constraints<br>Values: Check box disabled by<br>default<br>Power-Driven layout's primary<br>goal is to reduce dynamic<br>power while still maintaining<br>timing constraints<br>Values: Check box disabled by<br>default | elements in the device to meet the<br>timing constraints defined in the<br>SDC file by the user or<br>automatically generated by the<br>tool<br>Timing-Driven layout typically<br>delivers better performance than<br>standard layout<br>When enabled, this option helps to<br>reduce dynamic power | this option in order to consider<br>timing constraints when performing<br>the layout process<br>Standard layout targets efficient<br>usage of logic resources but ignores<br>timing constraints<br>Safety risk: <b>Medium</b><br>This option is only available when<br><i>Timing-Driven</i> option is selected<br>It is recommended to do a first run<br>of Timing-Driven layout with the<br><i>Power-Driven</i> option disabled in<br>order to get a VCD (Value Change<br>Dump) after post-place and route<br>simulation of the back-annotated<br>netlist. The VCD file can be<br>imported and its simulation vectors<br>be used in a second run of Timing-<br>Driven layout with <i>Power-Driven</i><br>option enabled. It is important to<br>verify that timing constraints are |  |

IOxOS Technologies SA

 $SHARDELD\_Final\_Study\_Report$ 



SHARDELD\_Final\_Study\_Report

|     | Place & Route Tools: Libero IDE Integrated Development Environment - Actel |                                                                                                                                                  |                                                                                                                      |                                                                                                                                                                                                                                             |  |
|-----|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                            |                                                                                                                                                  |                                                                                                                      | Safety risk: Medium                                                                                                                                                                                                                         |  |
| 13  | Run Place                                                                  | This option allows the tool to<br>run the placer function during<br>layout<br>Values: Check box enabled by                                       | When disabled, allows to unload<br>the Layout process in incremental<br>design flows                                 | It is recommended to run always the<br>placer function in order to keep<br>fixed settings for Layout<br>Safety risk: <b>Medium</b>                                                                                                          |  |
|     |                                                                            | default if Layout has not been<br>run before                                                                                                     |                                                                                                                      |                                                                                                                                                                                                                                             |  |
| 14  | Place<br>Incrementally                                                     | This option allows the use of<br>previous placement data as the<br>initial placement for the next<br>run<br>Values: Check box disabled by        | Incremental design flows are<br>useful for team-oriented design<br>and also to reduce the overall<br>runtime process | Incremental design flows may<br>involve an additional effort in order<br>to assess that design modifications<br>do not disturb other parts of the<br>design                                                                                 |  |
| 15  | Lock Existing<br>Placement (Fix)                                           | default<br>This option allows to preserve<br>previous placement as the<br>initial placement for the next<br>run<br>Values: Check box disabled by |                                                                                                                      | This methodology increases the<br>complexity of the project baseline,<br>traceability and configuration<br>management processes since several<br>iterations with different settings are<br>required to generate the final<br>implementation |  |
|     |                                                                            | default                                                                                                                                          |                                                                                                                      | Therefore, it is not recommended to<br>use Incremental design flows unless<br>the methodology and the supporting<br>processes are properly mastered to<br>ensure the reproducibility of the<br>implementation process                       |  |
|     |                                                                            |                                                                                                                                                  |                                                                                                                      | Safety risk: High                                                                                                                                                                                                                           |  |
| 16  | Run Route                                                                  | This option allows the tool to<br>run the router function during<br>layout                                                                       | When disabled, allows to unload<br>the Layout process in incremental<br>design flows                                 | It is recommended to run always the<br>router function in order to keep<br>fixed settings for Layout                                                                                                                                        |  |
|     |                                                                            | Values: Check box enabled by default if Layout has not been run before                                                                           |                                                                                                                      | Safety risk: Medium                                                                                                                                                                                                                         |  |
| 17  | Route<br>Incrementally                                                     | This option allows to reroute a design when some nets failed to route. It can also be used when the input netlist has undergone an ECO           | Incremental design flows are<br>useful for team-oriented design<br>and also to reduce the overall<br>runtime process | Incremental design flows may<br>involve an additional effort in order<br>to assess that design modifications<br>do not disturb other parts of the<br>design                                                                                 |  |
|     |                                                                            | Values: Check box disabled by default                                                                                                            |                                                                                                                      | This methodology increases the<br>complexity of the project baseline,<br>traceability and configuration<br>management processes since several<br>iterations with different settings are<br>required to generate the final<br>implementation |  |
|     |                                                                            |                                                                                                                                                  |                                                                                                                      | In addition, incremental routing<br>should only be used if a low number<br>of nets fail to route (Actel advises<br>less than 50)                                                                                                            |  |
|     |                                                                            |                                                                                                                                                  |                                                                                                                      | Therefore, it is not recommended to<br>use Incremental design flows unless<br>the methodology and the supporting<br>processes are properly mastered to                                                                                      |  |
| IOx | OS Technologies SA                                                         | 1                                                                                                                                                | 13/153                                                                                                               | SHARDELD_Final_Study_Report                                                                                                                                                                                                                 |  |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Libero IDE Integrated Development Environment - Actel |                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|----|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|    |                                                                            |                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ensure the reproducibility of the<br>implementation process<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 18 | Use Multiple<br>Passes                                                     | This option allows the tool to<br>run layout multiple times with<br>different seeds<br>Values: Check box disabled by<br>default                                                                                             | <ul> <li>When enabled, this option may<br/>improve layout quality by<br/>selecting from a greater number of<br/>layout results</li> <li>The following reports are saved<br/>for each path in order to support<br/>later analysis: <ul> <li>Timing</li> <li>Maximum delay timing<br/>violations</li> <li>Minimum delay timing<br/>violations</li> <li>Power</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                      | This option increases the process<br>runtime and should be properly<br>configured to be efficient<br>It is recommended to use this option<br>to improve layout results<br>Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 19 | Multiple Passes:<br>Number of Passes                                       | Sets the number of iteration<br>Values: Slider bar ranging<br>from 1 to 25 (5 is the default<br>value)                                                                                                                      | Allows to modulate the effort of the <i>Multiple Passes</i> function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | It is recommended to set this option<br>to its default value (5) to find a<br>balance between process runtime<br>and layout quality<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 20 | Multiple Passes:<br>Start at seed index<br>(1 – 101):                      | Specifies the seed that the tool<br>uses to randomly determining<br>the initial placement for the<br>current design<br>Value: Any non-negative<br>integer (1 is the default value)                                          | The seed can be modified when a design is close to meeting requirements, in order to get a slightly different result                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | It is highly recommended to set the<br>Seed to a fixed value when timing<br>and routing requirements are met, in<br>order to ensure the reproducibility<br>of the implementation process<br>Safety risk: <b>High</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 21 | Multiple Passes<br>Measurement                                             | Selects the measurement<br>criteria when comparing<br>layout results<br>Values: One of the following<br>four criteria should be<br>selected:<br>• Slowest Clock<br>• Specific Clock<br>• Timing Violations<br>• Total Power | Slowest Clock criteria uses the<br>slowest clock frequency in the<br>design in a given pass as the<br>performance reference for the<br>layout pass         The Specific Clock option selects<br>to use a specific clock from a list<br>of identified clocks as the<br>performance reference for all<br>passes         Timing Violation criteria selects<br>the pass that best meets the slack<br>or timing violations constraints.<br>This criteria, which requires user<br>timing constraints (SDC), has the<br>following configuration settings: <ul> <li>Maximum Delay:<br/>Examines timing<br/>violations (slacks)<br/>obtained from<br/>maximum delay<br/>analysis</li> <li>Minimum Delay:<br/>Examines timing<br/>violations (slacks)</li> </ul> | It is recommended to set the <i>Timing</i><br><i>Violation</i> criteria to determine the<br>best pass with the following<br>options: <ul> <li>Maximum Delay</li> <li>Select by Total Negative<br/>Slack. It is a more<br/>comprehensive analysis,<br/>and in case of no negative<br/>slack exists, then the<br/>worst slack is used to<br/>evaluate that pass</li> <li>Disable <i>Stop on first pass</i><br/><i>without violations</i> check<br/>box in order to obtain<br/>better timing results<br/>(greater amount of<br/>positive slack) even if<br/>process runtime may be<br/>longer</li> </ul> <li><i>Timing Violation</i> criteria considers<br/>user timing constraints</li> <li>Safety risk: Medium</li> |  |  |



SHARDELD\_Final\_Study\_Report

|    | Place & Route Tools: Libero IDE Integrated Development Environment - Actel |                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|----|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                                            |                                                                                                                                                     | <ul> <li>obtained from minimum<br/>delay analysis</li> <li>Select by: <ul> <li>Worst Slack</li> <li>Total Negative<br/>Slack</li> </ul> </li> <li>Stop on first pass<br/>without violations (no<br/>negative slacks<br/>reported)</li> </ul> <li>Total Power criteria selects the<br/>pass that produces the lowest total<br/>power (static + dynamic) out of<br/>all layout passes</li> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 22 | Save Design File<br>For Each Pass                                          | This option allows saving<br>design data for all passes<br>Values: Check box disabled by<br>default                                                 | When enabled, this option allows<br>recording design data for every<br>passes, not only the best<br>This data may be useful to analyse<br>the result of each pass in more<br>detail                                                                                                                                                                                                      | It is recommended to enable this<br>option, even if it requires more disk<br>space, since generates useful data<br>for further analysis<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                           |  |
|    |                                                                            | Advanced Layout (                                                                                                                                   | Options for Timing-Driven Layo                                                                                                                                                                                                                                                                                                                                                           | out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| #  | <b>Option/Function</b>                                                     | Description                                                                                                                                         | Benefits                                                                                                                                                                                                                                                                                                                                                                                 | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 23 | High Effort<br>Layout                                                      | This option turns on netlist<br>optimizations of<br>combinational logic to obtain<br>better performance<br>Values: Check box disabled by<br>default | The placer may change the<br>mapping of the logic components,<br>preserving the original<br>functionality of the design, in<br>order to improve the overall<br>performance<br>This option can be combined with<br><i>Multiple Passes</i> mode to achieve<br>better performance                                                                                                           | Layout runtime increases and names<br>and types of the combinational core<br>logic primitives may change<br>In incremental design flows, if the<br><i>Lock Existing Placement</i> option is<br>enabled, then the placer runs in<br>regular effort mode<br>It is recommended to set this option<br>to its default value (disabled) in<br>order to avoid unexpected<br>optimizations<br>Safety risk: <b>Medium</b>                                                                                             |  |
| 24 | Sequential<br>Optimization                                                 | This option turns on netlist<br>optimizations of sequential<br>cells in the High Effort Layout<br>mode<br>Values: Check box disabled by<br>default  | When enabled, this option enables<br>register retiming, moving registers<br>forward or backwards through the<br>logic to balance out the delays in a<br>timing path, aiming to increase the<br>overall clock frequency                                                                                                                                                                   | The names of registers may change<br>unless they are assigned a physical<br>constraint, referred in a timing<br>constraint, or have a preserve<br>property<br>It is recommended to set this option<br>to its default value (disabled) for the<br>following reasons:<br>• This optimization can<br>move combinational logic<br>across different clock<br>domains<br>• Design verification may<br>become more complicated<br>because register names,<br>position, and functionality<br>no longer match the RTL |  |

| IOxOS Technologies SA | 115/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Г |    |                                                                            |                                                                                                                                                                             |                                                                                                                                                                        |                                                                                                                                                                                                                                       |  |
|---|----|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|   |    | Place & Route Tools: Libero IDE Integrated Development Environment - Actel |                                                                                                                                                                             |                                                                                                                                                                        |                                                                                                                                                                                                                                       |  |
|   |    |                                                                            |                                                                                                                                                                             |                                                                                                                                                                        | description                                                                                                                                                                                                                           |  |
|   |    |                                                                            |                                                                                                                                                                             |                                                                                                                                                                        | Safety risk: High                                                                                                                                                                                                                     |  |
|   | 25 | Router: Repair<br>Minimum Delay<br>Violations                              | This option allows the router<br>to attempt to repair paths that<br>have minimum delay<br>violations or hold time<br>violations<br>Values: Check box disabled by<br>default | This option enables an additional<br>route that will attempt to repair<br>paths that have minimum delay<br>and hold time violations<br>No additional logic is inserted | This function is only suited to repair<br>paths with small hold and minimum<br>delay violations (0 to 3 ns)<br>To repair paths with large timing<br>violations, manual placement and/or<br>RTL HDL code modification may<br>be needed |  |
|   |    |                                                                            |                                                                                                                                                                             |                                                                                                                                                                        | Safety risk: Medium                                                                                                                                                                                                                   |  |

Table 6.6. Libero Integrated Development Environment Tool Specific Assessment of Options and Functionalities

Following design-specific files should be subject to revision control:

- Project file (including the name and location of the synthesized netlist(s) and the place and route options)
- Physical Design Constraints file (PDC)
- Tcl script to guide the place and route process (if any)
- Design technology libraries

| IOxOS Technologies SA | 116/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



#### 6.1.3 Static Timing Analysis Tools

#### 6.1.3.1 TimeQuest Timing Analyzer (Altera)

TimeQuest Timing Analyzer is the advanced STA tool integrated within Altera's Quartus II IDE. A timing netlist should be generated before running the TimeQuest analyzer, specifying the timing model and device speed grade.

The specific assessment is performed using as reference the version 11.1 of Altera's Quartus II software.

Table 6.7 summarizes its options and functions along with their benefits, limitations and recommendations for use.

|     | STA Tools: TimeQuest Timing Analyzer - Altera |                                                                                                                                      |                                                                                                                                                                                                                                                                  |                                                                                                                                                                                   |
|-----|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                               | Create                                                                                                                               | Timing Netlist Settings                                                                                                                                                                                                                                          |                                                                                                                                                                                   |
| #   | <b>Option/Function</b>                        | Description                                                                                                                          | Benefits                                                                                                                                                                                                                                                         | Limitations and Recommendations                                                                                                                                                   |
| 01  | Input Netlist                                 | Specifies the type of timing<br>netlist the tool uses to calculate<br>path delays<br>Values:<br>• Post-fit (default)<br>• Post-map   | The post-fit netlist contains<br>physical synthesis optimizations<br>and fitting, while the post-map<br>netlist includes only logic<br>synthesis information                                                                                                     | It is recommended to set this option<br>to its default value ( <i>Post-fit</i> ) to get<br>more reliable timing results<br>Safety risk: <b>Low</b>                                |
| 02  | Delay Model                                   | Specifies the delay model the<br>tool uses when performing<br>timing analysis<br>Values:<br>• Slow-corner (default)<br>• Fast-corner | The <i>Slow-corner</i> value uses the<br>worst-case timing model to<br>compute delays depending on the<br>speed grade of the device<br>specified in the Speed Grade list<br>The <i>Fast-corner</i> value uses the<br>best-case timing model to<br>compute delays | It is highly recommended to set this<br>option to the worst-case value<br>( <i>Slow-corner</i> ) to get more<br>conservative timing results<br>Safety risk: <b>Medium</b>         |
| 03  | Zero IC Delays                                | Allows the tool to compute<br>timing with no interconnection<br>delays<br>Values: Check box disabled by<br>default                   | This option can be used early in<br>the design process to determine if<br>the design can meet timing<br>requirements                                                                                                                                             | It is highly recommended to set this<br>option to its default value (disabled)<br>to get more reliable timing results<br>Safety risk: <b>Medium</b>                               |
|     | l                                             | TimeQuest                                                                                                                            | Timing Analyzer Settings                                                                                                                                                                                                                                         |                                                                                                                                                                                   |
| #   | <b>Option/Function</b>                        | Description                                                                                                                          | Benefits                                                                                                                                                                                                                                                         | Limitations and Recommendations                                                                                                                                                   |
| 04  | SDC Files to<br>Include in the<br>Project     | Allows to select the Synopsys<br>Design Constraints (SDC) file<br>to include in the project                                          | This function allows to identify<br>all the constraints files involved in<br>the project, including the<br>constraints that may be defined<br>within the Quartus II project file                                                                                 | Is it recommended to arrange the<br>files in the order they should be<br>read to prevent compilation errors<br>in case of multiple files with<br>dependencies<br>Safety risk: Low |
| 05  | Enable                                        | Instructs the tool to use                                                                                                            | Timing results are based on the                                                                                                                                                                                                                                  | It is recommended to enable this                                                                                                                                                  |
| 05  | Advanced I/O<br>Timing                        | Advance I/O Timing to<br>generate I/O timing results                                                                                 | Board Trace Model specified for<br>each pin by means of the<br>Capacitive Loading and/or Board                                                                                                                                                                   | option if a Board Trace Model is provided                                                                                                                                         |
| IOx | OS Technologies SA                            | 1                                                                                                                                    | 17/153                                                                                                                                                                                                                                                           | SHARDELD_Final_Study_Report                                                                                                                                                       |



SHARDELD\_Final\_Study\_Report

|     | STA Tools: TimeQuest Timing Analyzer - Altera                     |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |                                                                   | Values: Check box disabled by<br>default for device families<br>allowing the activation of this<br>option                                                                                                               | Trace Model tabs of the Device<br>and Pin Options Dialog Box (refer<br>to § 6.1.2.1)<br>The timing analyzer reports                                                                                                                                                                                                                                                                                                                                                                                                                                                  | The latest Altera device families<br>have this option always enabled<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|     |                                                                   |                                                                                                                                                                                                                         | delays only. The Advance I/O<br>Timing reports provide transition<br>time assignments, board trace<br>delays, and signal integrity<br>metrics                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 06  | Enable<br>Multicorner<br>Timing Analysis<br>during<br>Compilation | Instructs the tool to consider all<br>corner timing delays, including<br>both fast-corner timing and<br>slow-corner timing to meet<br>timing requirements at both<br>corners<br>Values: Check box enabled by<br>default | <ul> <li>When enabled, this option directs the tool to analyze the timing constraints defined in the SDC file considering the following to cases: <ul> <li>Slow-corner at maximum and minimum specified temperatures: Slowest manufactured device for a given speed grade, operating under low-voltage conditions</li> <li>Fast-corner at minimum specified temperature: Fasted manufactured device for a given speed grade, operating under low-voltage conditions</li> </ul> </li> <li>If the option is disabled, only slow-corner timing is considered</li> </ul> | It is highly recommended to enable<br>this option in order to perform the<br>timing analysis taking into account<br>different operating conditions<br>depending on Process-Voltage-<br>Temperature (PVT) parameters<br>Due to process variation and<br>changes in operating conditions,<br>delays on some paths can be<br>significantly smaller than those in<br>the slow-corner. This can result in<br>hold time violations on those paths<br>Multi-Corner Timing may identify<br>these timing issues, covering the<br>range of the device's operating<br>conditions and providing more<br>accurate timing results<br>Multicorner analysis becomes more<br>important as devices geometries<br>become smaller than 90 nm<br>Turning on this option does not<br>enable multicorner analysis in the<br>Fitter which should be set<br>separately (refer to § 6.1.2.1 )<br>Safety risk: <b>High</b> |  |
| 07  | Enable Common<br>Clock Path<br>Pessimistic<br>Removal             | Instructs the tool to remove<br>common clock path pessimism<br>(CCPP) during slack<br>computation<br>Values: Check box enabled by<br>default                                                                            | Minimum and maximum delay<br>variation can occur when two<br>different delay values are used for<br>the same clock path, resulting in<br>an overlay pessimistic analysis<br>This option, when enabled,<br>accounts for the minimum and<br>maximum delay variation<br>associated with common clock<br>paths during timing analysis and<br>adds the difference to the<br>appropriate slack equation to<br>compensate the overlay<br>pessimistic scenario                                                                                                               | It is recommended to set this option<br>to its default value (enabled) to get<br>more realistic timing results, since it<br>is highly unlikely to experience<br>both extreme variations on the exact<br>same signal<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 08  | Report Worst-<br>case Paths during<br>Compilation                 | Instructs the tool to report the<br>worst-case slack for each clock<br>domain in the design                                                                                                                             | This option, when enabled, may<br>be useful to identify timing<br>critical paths                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | It is recommended to enable this<br>option ( <i>enabled</i> ) to generate more<br>comprehensive timing reports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| IOx | OS Technologies SA                                                | 1                                                                                                                                                                                                                       | 18/153                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | STA Tools: TimeQuest Timing Analyzer - Altera                       |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                                     | Values: Check box disabled by default                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | It is also useful to use the tool GUI <i>Report Timing</i> setting to select the types of path to be included in the timing report for a better analysis                                                                                                                                                                                                                                                                                                                                                        |  |
|    |                                                                     |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 09 | Tcl Script File<br>for Customizing<br>Reports during<br>Compilation | Allows to select a Tcl script file<br>that customizes reporting<br>options                                                                                            | The use of scripts improves the traceability and reproducibility of the design process                                                                                                                                                                                                                                                                                                                                                                                                                                   | The use of scripts is recommended.<br>These scripts should be subject to<br>revision control as part of the<br>configuration management process                                                                                                                                                                                                                                                                                                                                                                 |  |
|    |                                                                     |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 10 | Run Default<br>Timing Analysis<br>before Running<br>Custom Script   | Instructs the tool to run the<br>default timing analysis prior to<br>running the user-specified<br>report script                                                      | n.a.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | It is recommended to set this option<br>to its default value (disabled)<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|    |                                                                     | Values: Check box disabled by default                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 11 | Metastability<br>Analysis                                           | Specifies the project-wide level<br>of metastability analysis to<br>perform during compilation<br>Values:<br>• Off<br>• Auto (default)<br>• Forced If<br>Asynchronous | This option controls how<br>aggressively the tool identifies<br>registers as synchronization<br>register chains for the entire<br>design<br>The <i>Auto</i> value is used to identify<br>valid synchronization registers<br>that are part of a chain including<br>more than one register that<br>contains no combinational logic<br>The <i>Forced If Asynchronous</i><br>value identifies synchronization<br>register chains if the tool detects<br>an asynchronous signal transfer<br>The tool also reports the MTBF of | It is highly recommended to set this<br>option to its default value ( <i>Auto</i> ),<br>and adapt the <i>Synchronization</i><br><i>Register Chain Length</i> option of the<br>Quartus II Integrated Synthesis tool<br>(refer to § 6.1.1.1) to the<br>synchronization chain length used<br>in the design<br>It is also a good practice to review<br>the timing report and check that all<br>the synchronization chains specified<br>in the RTL HDL code were detected<br>by the tool<br>Safety risk: <b>High</b> |  |
|    |                                                                     |                                                                                                                                                                       | the detected synchronization<br>chains                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

Table 6.7. Quartus II TimeQuest Timing Analyzer Tool Specific Assessment of Options and Functionalities

| IOxOS Technologies SA | 119/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



#### 6.1.3.2 Trace Timing Analyzer (Xilinx)

Trace Timing Analyzer is the advanced STA tool integrated within Xilinx's ISE IDE. A timing netlist should be generated before running the Trace Timing analyzer, specifying the timing model and device speed grade.

This tool used a "relative minimum" method to perform timing analysis. This method consists in the application of a factor of the maximum value, which is based on characterization of the analysed device family. For new devices (Virtex-6 and following series), a multicorner analysis is performed, where the timing analysis is done considering both the slow process corner (high temperature and low voltage) and fast process corner (low temperature and high voltage).

The specific assessment is performed using as reference the version 12.4 of Xilinx ISE software.

Table 6.8 summarizes the Trace Timing Analyzer options and functions along with their benefits, limitations and recommendations for use.

|    | STA Tools: Trace Timing Analyzer - Xilinx |                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                       |
|----|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                           | (                                                                                                                                                                                                                                                                                                              | General Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                       |
| #  | <b>Option/Function</b>                    | Description                                                                                                                                                                                                                                                                                                    | Benefits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Limitations and Recommendations                                                                                                                                                                                                                                                                       |
| 01 | Analyze Against                           | <ul> <li>This option allows to select the timing paths to be analysed</li> <li>Values: <ul> <li>Design Timing Constraints</li> <li>Auto-generated Timing constraints</li> <li>User Specified Paths by Defining Endpoints</li> <li>User Specified Paths by Defining Clock and I/O Timing</li> </ul> </li> </ul> | When the <i>Design Timing</i><br><i>Constraints</i> option is selected, the<br>tool performs a timing constraints<br>analysis and reports on all paths<br>covered by user timing<br>constraints (UCF), including<br>failing paths and fastest paths<br>The <i>Auto-generated Timing</i><br><i>Constraints</i> option instructs the<br>tool to report the maximum clock<br>frequencies for all clocks in the<br>design, worst-case setup and hold<br>times for inputs, worst-case clock<br>to out times for outputs, and the<br>worst-case timing for all clock<br>paths. In this mode, the tool<br>ignores user timing constraints<br>The <i>User Specified Paths by</i><br><i>Defining Endpoints</i> option<br>instructs the tool to report the<br>worst-case path delays for all<br>paths that are selected by the user.<br>All user constraints, are ignored.<br>Paths are selected by means of a<br>dedicated dialog box<br>When the <i>User Specified Paths</i><br><i>by Defining Clock and I/O</i><br><i>Timing</i> option is selected, the tool<br>performs a detailed analysis of<br>user-specified clock and I/O<br>timing constraints. All user | It is recommended to perform the<br>timing analysis against the user<br>timing constraints ( <i>Design Timing</i><br><i>Constraints</i> option) and enable the<br>analysis of unconstrained paths in<br>order to analyse the paths which<br>were not covered by the UCF<br>Safety risk: <b>Medium</b> |
|    |                                           |                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                       |

IOxOS Technologies SA



SHARDELD\_Final\_Study\_Report

|     | STA Tools: Trace Timing Analyzer - Xilinx                      |                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                             |
|-----|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                                                |                                                                                                                                                                                                                                                                                                  | constraints, except time group<br>constraints, are ignored. Clock<br>and I/O timing constraints are<br>specified by means of a dedicated<br>dialog box                                                                                                                                                             |                                                                                                                                                                                                                                                                             |
| 02  | Timing<br>Constraints                                          | Allows to select the User<br>Constraints File (UCF) to<br>include in the project                                                                                                                                                                                                                 | This function allows to identify<br>all the constraints files involved<br>in the project                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                             |
|     |                                                                |                                                                                                                                                                                                                                                                                                  | Report Options                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                             |
| #   | <b>Option/Function</b>                                         | Description                                                                                                                                                                                                                                                                                      | Benefits                                                                                                                                                                                                                                                                                                           | Limitations and Recommendations                                                                                                                                                                                                                                             |
| 03  | Summary Only                                                   | This option displays a summary<br>table listing the requested delay,<br>actual delay and logic levels for<br>the slowest path of each<br>constraint<br>Values: Check box disabled by<br>default                                                                                                  | n.a.                                                                                                                                                                                                                                                                                                               | This option disables the Verbose<br>Path Report option<br>It is recommended to set this option<br>to its default value (disabled) in<br>order to enable the Verbose Path<br>Report option to generate more<br>comprehensive timing reports<br>Safety risk: Low              |
| 04  | Verbose Path<br>Report                                         | This option allows the user to<br>control the paths that appear in<br>the report<br>Sub options:<br>• Report Failing Paths<br>Only check box<br>• Report Fastest Paths /<br>Verbose Hold Paths<br>check box                                                                                      | The <i>Report Failing Paths Only</i><br>option generates a timing<br>constraints analysis report for<br>paths that do not meet timing<br>constraints<br>The <i>Report Fastest</i><br><i>Paths/Verbose Hold Paths</i> option<br>allows the report of the fastest<br>paths of the design together with<br>hold paths | Selecting this option disables the<br>Summary Only option<br>It is recommended to enabled both<br>Report Failing Paths Only and<br>Report Fastest Paths/Verbose Hold<br>Paths check boxes, in order to<br>generate more comprehensive<br>timing reports<br>Safety risk: Low |
| 05  | Report Paths By<br>Constraint                                  | This option allows to control<br>the number of worst-case paths<br>displayed in the report<br>according to the number of<br>selected <i>Path Per Constraint</i><br>Sub options:<br>• Path Per Constraint                                                                                         | This option allows to generate<br>timing reports that are easier to<br>review                                                                                                                                                                                                                                      | It is recommended to adapt the<br>number of worst-case paths<br>displayed in the timing report to the<br>complexity of the design<br>Safety risk: <b>Low</b>                                                                                                                |
| 06  | Report Paths By<br>Endpoint Per<br>Constraint                  | This option allows to control<br>the number of worst-case paths<br>displayed in the report<br>according to the number of<br>selected <i>Endpoints Per</i><br><i>Constraints</i> and <i>Paths Per</i><br><i>Endpoint</i><br>Sub options:<br>• Endpoints Per<br>Constraint<br>• Paths Per Endpoint |                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                             |
| 07  | Do<br>Unconstrained<br>Analysis and<br>Report<br>Unconstrained | This option instructs the tool to<br>report on unconstrained paths<br>Values: Check box disabled by<br>default                                                                                                                                                                                   | Allows to perform a timing<br>analysis for paths not explicitly<br>covered by existing timing<br>constraints                                                                                                                                                                                                       | It is highly recommended to enable<br>the <i>Do Unconstrained Analysis and</i><br><i>Report Unconstrained Paths</i> check<br>box in order to perform a timing<br>analysis for paths not explicitly                                                                          |
| IOx | OS Technologies SA                                             | 1                                                                                                                                                                                                                                                                                                | 21/153                                                                                                                                                                                                                                                                                                             | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                 |



SHARDELD\_Final\_Study\_Report

|      | STA Tools: Trace Timing Analyzer - Xilinx |                                                                                                                                                                                  |                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                 |
|------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | Paths                                     |                                                                                                                                                                                  |                                                                                                                                                                                                                  | covered by existing timing<br>constraints to determine errors in<br>the design constraint specification                                                                                                                                                                                                         |
|      |                                           |                                                                                                                                                                                  |                                                                                                                                                                                                                  | Safety risk: High                                                                                                                                                                                                                                                                                               |
| 08   | Generate<br>Additional<br>Reports         | This option controls additional<br>sections to be included in the<br>timing report<br>Sub options:<br>• Data Sheet Section<br>• Timegroup Section<br>• A Separate<br>Constraints | These additional sections allows a<br>more comprehensive timing<br>report, especially the Timegroup<br>Section, which generates a table<br>with all the sources and<br>destination used to analyse<br>Timegroups | Timegroups are used to group<br>signals with the same timing<br>requirements. This methodology<br>reduces runtime and processor<br>memory usage. For this reason it is<br>recommended to enable the<br><i>Timegroup Section</i> to display these<br>group of signals                                            |
|      |                                           | Interaction Report                                                                                                                                                               |                                                                                                                                                                                                                  | Safety risk: Low                                                                                                                                                                                                                                                                                                |
|      |                                           | j                                                                                                                                                                                | Device Settings                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                 |
| #    | <b>Option/Function</b>                    | Description                                                                                                                                                                      | Benefits                                                                                                                                                                                                         | Limitations and Recommendations                                                                                                                                                                                                                                                                                 |
| 09   | Specify Speed<br>Grade                    | Sets the speed grade of the device                                                                                                                                               | Allows a much accurate timing analysis                                                                                                                                                                           | It is recommended to set the speed<br>grade of the selected device to get<br>more accurate timing results                                                                                                                                                                                                       |
|      |                                           | in the selected device                                                                                                                                                           | different speed grades in order to<br>evaluate alternative device<br>options                                                                                                                                     | Safety risk: Medium                                                                                                                                                                                                                                                                                             |
|      |                                           |                                                                                                                                                                                  | This value does not interfere in<br>the speed grade selected in the<br>design project file                                                                                                                       |                                                                                                                                                                                                                                                                                                                 |
| 10   | Voltage                                   | This option allows the user to<br>choose between the worst-case<br>voltage value (default) and<br>setting a range of values                                                      | This option allows relaxing the<br>timing analysis in order to meet<br>timing constraints easily                                                                                                                 | It is highly recommended to select<br>the proposed default voltage, which<br>is the worst-case value, to allow the<br>tool perform a Process-Voltage-<br>Temperature (PVT) analysis. This<br>process covers the range of the<br>device's operating conditions,<br>providing more accurate timing<br>results     |
|      |                                           |                                                                                                                                                                                  |                                                                                                                                                                                                                  | Safety risk: Medium                                                                                                                                                                                                                                                                                             |
| 11   | Temperature                               | This option allows the user to<br>choose between the worst-case<br>temperature value (default) and<br>setting a range of values                                                  | This option allows relaxing the<br>timing analysis in order to meet<br>timing constraints easily                                                                                                                 | It is highly recommended to select<br>the proposed default temperature,<br>which is the worst-case value, to<br>allow the tool perform a Process-<br>Voltage-Temperature (PVT)<br>analysis. This process covers the<br>range of the device's operating<br>conditions, providing more accurate<br>timing results |
|      |                                           |                                                                                                                                                                                  |                                                                                                                                                                                                                  | Satety risk: Medium                                                                                                                                                                                                                                                                                             |
|      |                                           | Filter By                                                                                                                                                                        | Net and Path Tracing                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                 |
| #    | <b>Option/Function</b>                    | Description                                                                                                                                                                      | Benefits                                                                                                                                                                                                         | Limitations and Recommendations                                                                                                                                                                                                                                                                                 |
| 12   | Find Nets                                 | This option allows to find and<br>select nets to exclude for the<br>timing analysis                                                                                              | All nets are included in a timing<br>analysis by default. This option<br>allows to generate timing reports                                                                                                       | It is recommended to exclude nets<br>that are not relevant for timing<br>analysis                                                                                                                                                                                                                               |
| IOxC | OS Technologies SA                        | 1                                                                                                                                                                                | 22/153                                                                                                                                                                                                           | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                     |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | STA Tools: Trace Timing Analyzer - Xilinx |                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                          |
|----|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                           | Values: Search box to be used with wildcards                                                                                                                                                                                                                 | that are easier to review                                                                                                                                                                                                                                               | Safety risk: Low                                                                                                                                                                                                         |
| 13 | By Path Tracing<br>Controls               | This option allows to enable the<br>path types to be included in the<br>timing analysis<br>Values: List of check boxes<br>with the type of paths identified<br>during place and route                                                                        | This option allows to reduce<br>runtime and generate timing<br>reports easier to review<br>This option can be applied when<br>performing the four types of<br>timing analysis selectable with                                                                           | It is recommended to analyse the<br>impact of the paths to be removed<br>By way of example, it is common to<br>exclude the asynchronous reset<br>paths to the registered elements of<br>the design. However, these paths |
| 14 | By Path<br>Components                     | This option allows the user to<br>specify the path components to<br>be included in the timing<br>analysis<br>Values:<br>• List of check boxes<br>with the type of paths<br>identified during<br>place and route<br>• Search box to be used<br>with wildcards | the <i>Analyze Against</i> option<br>This option allows to reduce<br>runtime and generate timing<br>reports easier to review<br>This option can be applied when<br>performing the four types of<br>timing analysis selectable with<br>the <i>Analyze Against</i> option | should be checked to avoid<br>potential removal/recovery errors<br>Safety risk: <b>Medium</b>                                                                                                                            |

Table 6.8. ISE Trace Timing Analyzer Tool Specific Assessment of Options and Functionalities

| IOxOS Technologies SA | 123/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|



#### 6.1.3.3 SmartTime Timing Analyzer (Actel)

SmartTime Timing Analyzer is the advanced STA tool integrated within Actel's Libero IDE. SmartTime supports a range of timing constraints to provide useful analysis and efficient timing-driven layout. Most constraints that can be generated by synthesis tools are automatically passed to SmartTime in an SDC file which can also be edited by the user in the SmartTime Constraints Editor.

The SmartTime Timing Analyzer has three timing analysis views:

- Maximum Delay Analysis: Checks the setup timing of the design
- Minimum Delay Analysis: Checks the hold timing
- Bottleneck analysis: Identifies congestion points and problematic nets

The specific assessment is performed using as reference the version 9.1 of Actel's Libero software.

Table 6.9 summarizes its options and functions along with their benefits, limitations and recommendations for use.

|    | STA Tools: SmartTime Timing Analyzer - Actel                              |                                                                                                                |                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                           |
|----|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | General Settings                                                          |                                                                                                                |                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                           |
| #  | <b>Option/Function</b>                                                    | Description                                                                                                    | Benefits                                                                                                                                                                                                                                                                                                              | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                           |
| 01 | Perform<br>maximum delay<br>analysis based on                             | Allows to select the maximum<br>delay analysis criteria<br>Values:<br>• Worst (default)<br>• Typical<br>• Best | These two options allow to<br>perform static timing analysis<br>under different operating<br>conditions                                                                                                                                                                                                               | The default settings (max. delay<br>worst-case / min. delay best-case)<br>does not always cover the worst-<br>case scenario for hold check<br>It is highly recommended to run<br>twice the analysis with the<br>following parameters in order to                                                                                                          |
| 02 | Perform<br>minimum delay<br>analysis based on                             | Allows to select the minimum<br>delay analysis criteria<br>Values:<br>• Worst<br>• Typical<br>• Best (default) |                                                                                                                                                                                                                                                                                                                       | <ul> <li>Perform a multicorner timing analysis:</li> <li>Run #1:</li> <li>Max. worst-case</li> <li>Min. best-case</li> <li>Run #2:</li> <li>Max. best-case</li> <li>Min. worst-case</li> <li>Safety risk: High</li> </ul>                                                                                                                                 |
| 03 | Include inter-<br>clock domains in<br>calculations for<br>timing analysis | This option instructs the tool to<br>perform CDC timing analysis<br>Values: Check box disabled by<br>default   | When enabled, this option<br>considers the inter-clock domain<br>as functional, performing setup<br>and hold checks between the<br>clock domains<br>It is possible to deactivate<br>specific inter-clock domains (if<br>they are considered as not<br>functional) by means of <i>False</i><br><i>Path</i> constraints | It is highly recommended to enable<br>this option to identify the inter-<br>clock paths (if any) and reveal<br>potential violations<br>Some of the inter-clock domain<br>paths are valid timing paths and<br>some are false paths. The designer<br>should identify these paths ans<br>apply the timing exception as<br>needed<br>Safety risk: <b>High</b> |

IOxOS Technologies SA 124/153 SHARDELD\_Final\_Study\_Report



SHARDELD\_Final\_Study\_Report

|     | STA Tools: SmartTime Timing Analyzer - Actel                       |                                                                                                                                             |                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 04  | Enable recovery<br>and removal<br>checks                           | This option instructs the tool to<br>check removal and recovery<br>time on asynchronous signals<br>Values: Check box disabled by<br>default | This option enhances the CDC<br>timing analysis, performing<br>recovery and removal time<br>analysis of asynchronous signals<br>to detect potential metastability<br>and data inconsistency issues | It is highly recommended to enable<br>this option, especially when<br>asynchronous reset de-assertion is<br>implemented (best design practices<br>suggests to synchronize the reset<br>de-assertion)                                                                                                                                                              |  |
|     |                                                                    |                                                                                                                                             | Additional sets are created in<br>each clock domain to report the<br>corresponding paths                                                                                                           | This option was disabled by default<br>to avoid timing discrepancies with<br>prior SmartTime versions, and<br>Actel recommends its activation for<br>new designs                                                                                                                                                                                                  |  |
|     |                                                                    | 4.00                                                                                                                                        | hosis View Sattings                                                                                                                                                                                | Safety risk: High                                                                                                                                                                                                                                                                                                                                                 |  |
|     |                                                                    | Ana                                                                                                                                         | lysis view Settings                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                   |  |
| #   | <b>Option/Function</b>                                             | Description                                                                                                                                 | Benefits                                                                                                                                                                                           | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                   |  |
| 05  | Limit the number<br>of paths shown in<br>a path set to:            | Limits the number of paths<br>shown in a path set for timing<br>analysis                                                                    | This option allows to generate<br>timing reports that are easier to<br>review                                                                                                                      | It is recommended to set this option<br>to its default value (100) or modify<br>this number depending on the<br>design size                                                                                                                                                                                                                                       |  |
|     |                                                                    | values: Any non-negative<br>integer greater than 1 (100 is the<br>default value)                                                            |                                                                                                                                                                                                    | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                  |  |
| 06  | Filter paths by slack value                                        | Specifies the slack range<br>between minimum slack and<br>maximum slack                                                                     | This option allows to generate<br>timing reports that are easier to<br>review                                                                                                                      | It is recommended to set this option<br>to its default value (disabled) in<br>order display all the analysed paths                                                                                                                                                                                                                                                |  |
|     |                                                                    | Values: Check box disabled by default                                                                                                       |                                                                                                                                                                                                    | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                  |  |
| 07  | Show clock<br>network details<br>in expanded path                  | Displays the clock network<br>details as well as the data path<br>details in the expanded path<br>views                                     | This option allows to generate<br>timing reports that are easier to<br>review                                                                                                                      | It is recommended to set this option<br>to its default value (enabled) in<br>order to check clock networks and<br>data paths in more detail                                                                                                                                                                                                                       |  |
|     |                                                                    | Values: Check box enabled by default                                                                                                        |                                                                                                                                                                                                    | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                  |  |
| 08  | Limit the number<br>of parallel paths<br>shown in<br>expanded path | Specifies the maximum number<br>of parallel paths to be shown for<br>each expanded path                                                     | This option allows to view and<br>analyze parallel configurations of<br>a violating path in the expanded<br>path window                                                                            | It is recommended to set this option<br>to its default value (1) or modify<br>this number depending on the<br>design complexity and size                                                                                                                                                                                                                          |  |
|     | to:                                                                | integer (1 is the default value)                                                                                                            |                                                                                                                                                                                                    | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                  |  |
|     | ·                                                                  | Advance                                                                                                                                     | ed / Special Situations                                                                                                                                                                            | ·                                                                                                                                                                                                                                                                                                                                                                 |  |
| #   | <b>Option/Function</b>                                             | Description                                                                                                                                 | Benefits                                                                                                                                                                                           | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                   |  |
| 09  | Use loop-back in<br>bi-directional<br>buffers                      | Allows to use loop-back in bi-<br>directional buffers<br>Values: Check box disabled by<br>default                                           | When enabled, this option allows<br>to include the loop-back timing<br>arc of the bi-directional buffer in<br>the timing analysis                                                                  | This option is useful only when data<br>has to be written and read during<br>the same clock cycle, which is not a<br>common practice. In the rest of<br>cases, enabling this option may<br>create false timing paths that will<br>slightly degrade the timing analysis<br>results<br>For this reason it is recommended to<br>set this option to its default value |  |
| IOx | OS Technologies SA                                                 | 1:                                                                                                                                          | 25/153                                                                                                                                                                                             | (disabled) SHARDELD_Final_Study Report                                                                                                                                                                                                                                                                                                                            |  |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | STA Tools: SmartTime Timing Analyzer - Actel   |                                                                                                                |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                     |  |
|----|------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|    |                                                |                                                                                                                |                                                                                                                                                                                  | Safety risk: Medium                                                                                                                                                                                                                                                                                 |  |
| 10 | Break paths at<br>asynchronous<br>pins         | Allows to break paths at<br>asynchronous pins<br>Values: Check box enabled by<br>default                       | When enabled, this option allows<br>to define begin and end of timing<br>analysis for asynchronous signals                                                                       | It is recommended to set this option<br>to its default value (enabled) to<br>finish timing calculations once the<br>asynchronous signal reaches the pad<br>(for outputs) or start timing<br>calculations once the asynchronous<br>signal reaches the pad (for inputs)<br>Safety risk: <b>Medium</b> |  |
| 11 | Disable non-<br>unate arcs in<br>clock network | Allows to disable non-unate<br>timing arcs in the clock<br>networks<br>Values: Check box enabled by<br>default | Non-unate timing arcs are present<br>in logic functions whose output<br>value change cannot be predicted<br>by the direction of the change on<br>the input value (i.e. XOR gate) | It is recommended to set this option<br>to its default value (enabled) to<br>disable non-unate arcs. These non-<br>unate timing arcs should no be part<br>of the clock network<br>Safety risk: <b>Medium</b>                                                                                        |  |

Table 6.9. Libero IDE SmartTime Timing Analyzer Tool Specific Assessment of Options and Functionalities

| IOxOS Technologies SA | 126/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|



#### 6.1.4 HDL Simulator Tools

#### 6.1.4.1 ModelSim (Mentor Graphics)

ModelSim is a logic simulation tool for verification and debugging of digital designs. Most PLD vendors include this tool as default simulator in their IDE. This simulation tool can be used in both GUI and Batch modes.

The specific assessment is performed using as reference the version 10.0b of Mentor Graphics' ModelSim DE software.

Table 6.10 summarizes its options and functions along with their benefits, limitations and recommendations for use.

|      | HDL Simulation Tools: ModelSim – Mentor Graphics |                                                                                                                       |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                |  |
|------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |                                                  | D                                                                                                                     | esign Simulation                                                                                                            |                                                                                                                                                                                                                                                                                                                                |  |
| #    | <b>Option/Function</b>                           | Description                                                                                                           | Benefits                                                                                                                    | Limitations and Recommendations                                                                                                                                                                                                                                                                                                |  |
| 01   | Design Unit(s)                                   | Specifies the design top level unit name                                                                              | n.a.                                                                                                                        | n.a.                                                                                                                                                                                                                                                                                                                           |  |
| 02   | Resolution                                       | Specifies the simulator<br>resolution<br>Values: Range from 1 fs to<br>100 seconds (1 ns is used as<br>default value) | Lower time resolutions will make<br>the simulation run faster                                                               | The default resolution (1 ns) may<br>not be enough for the simulation of<br>designs featuring some specific<br>macros (especially clock-related<br>macros such as PLLs) which require<br>higher resolution to run properly                                                                                                     |  |
|      |                                                  |                                                                                                                       |                                                                                                                             | It is recommended to set <i>Resolution</i><br>to 1 ps or lower for applications<br>using these macros                                                                                                                                                                                                                          |  |
|      |                                                  |                                                                                                                       |                                                                                                                             | Safety risk: Medium                                                                                                                                                                                                                                                                                                            |  |
| 03   | Optimization                                     | Sets the optimization degree to decrease simulation runtime Values:                                                   | When enabled, this option<br>removes constructs that are not<br>functionally essential to make the<br>simulation run faster | Optimization may have an impact<br>on some debugging features,<br>especially in code coverage and<br>Dataflow window                                                                                                                                                                                                           |  |
|      |                                                  | <ul> <li>Fast</li> <li>No Vital</li> <li>No 1164</li> </ul>                                                           | Best performance depends on the<br>optimization value selected and<br>the HDL language                                      | When enabled, <i>Optimization</i><br>removes signals and functions that<br>are not functionally essential to<br>make the simulation run fast. As a<br>result, aggressive optimization<br>levels may have an important<br>impact on code coverage results<br>since the removed lines of code are<br>not counted in the analysis |  |
|      |                                                  |                                                                                                                       |                                                                                                                             | Removed signals and processes that<br>the Dataflow window (embedded<br>debugging tool) would normally<br>displayed are not shown anymore                                                                                                                                                                                       |  |
|      |                                                  |                                                                                                                       |                                                                                                                             | It is recommended to run<br>simulations with the optimization<br>option disabled in order to:<br>• have a better internal                                                                                                                                                                                                      |  |
| IOxO | OS Technologies SA                               | 1                                                                                                                     | 27/153                                                                                                                      | SHARDELD_Final_Study_Report                                                                                                                                                                                                                                                                                                    |  |



SHARDELD\_Final\_Study\_Report

|    | HDL Simulation Tools: ModelSim – Mentor Graphics |                                                                                                                                                                      |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                      |
|----|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                  |                                                                                                                                                                      |                                                                                                                                                                                                                                                                             | <ul><li>visibility for debugging<br/>purposes and</li><li>get realistic results for<br/>code coverage metrics</li></ul>                                                              |
|    |                                                  |                                                                                                                                                                      |                                                                                                                                                                                                                                                                             | Safety risk: Medium                                                                                                                                                                  |
|    | 1                                                | R                                                                                                                                                                    | untime Options                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                    |
| #  | <b>Option/Function</b>                           | Description                                                                                                                                                          | Benefits                                                                                                                                                                                                                                                                    | Limitations and Recommendations                                                                                                                                                      |
| 04 | Default Radix                                    | Sets the default radix for the<br>current simulation run<br>Values:<br>• Symbolic (default)<br>• Binary<br>• Octal<br>• Decimal<br>• Unsigned<br>• Hexadecimal       | Allows to set a default radix for<br>all signals to be displayed in the<br>Waveform window                                                                                                                                                                                  | It is recommended to set this option<br>to its default value ( <i>Symbolic</i> ) and<br>apply the specific radix to each<br>signal in the Waveform window<br>Safety risk: <b>Low</b> |
|    |                                                  | • ASCII                                                                                                                                                              |                                                                                                                                                                                                                                                                             |                                                                                                                                                                                      |
| 05 | Suppress<br>Warnings                             | Suppresses warnings generated<br>by some standard packages                                                                                                           | This option is useful to generate<br>simulation log files easier to<br>review                                                                                                                                                                                               | It is recommended to keep warnings<br>from these packages and analyse<br>them                                                                                                        |
|    |                                                  | <ul> <li>From Synopsys<br/>Packages (check<br/>box)</li> <li>From IEEE Numeric<br/>Std Packages (check<br/>box)</li> </ul>                                           | Selecting From Synopsys<br>Package suppresses warnings<br>generated within the accelerated<br>Synopsys std_arith packages<br>Selecting From IEEE Numeric<br>Std Packages suppresses warnings<br>generated within the accelerated<br>numeric_std and numeric_bit<br>packages | Safety risk: <b>Medium</b>                                                                                                                                                           |
| 06 | Default Run                                      | Sets the default run length in<br>ns<br>Values: Any non-negative<br>integer                                                                                          | This option allows to set the simulation run time                                                                                                                                                                                                                           | It is recommended to set the default<br>run length using Tcl scripts (also<br>referenced as macros or *.do files)<br>Simulation run time can also be<br>managed by the HDL testbench |
|    |                                                  |                                                                                                                                                                      |                                                                                                                                                                                                                                                                             | Safety risk: Low                                                                                                                                                                     |
| 07 | Iteration Limit                                  | Sets a limit on the number of<br>deltas within the same<br>simulation time unit to prevent<br>infinite looping<br>Values: Any non-integer value<br>(5000 by default) | This option is useful to detect<br>infinite zero-delay loops caused<br>by:<br>Loop with no exit<br>Series of gates with<br>zero delay where the<br>outputs are connected<br>back to the inputs                                                                              | It is recommended to set this option<br>to its default value (5000) to detect<br>infinite zero-delay loops<br>Safety risk: <b>Medium</b>                                             |
| 08 | Default Force<br>Type                            | Selects the default force type<br>for the simulation<br>Values:<br>• Freeze<br>• Drive<br>• Deposit                                                                  | <i>Force</i> function allows to modify<br>the value of a signal directly in<br>the Waveform window                                                                                                                                                                          | It is recommended to use the <i>Force</i> function for debugging purposes only<br>Safety risk: <b>Low</b>                                                                            |

| IOxOS Technologies SA | 128/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | HDL Simulation Tools: ModelSim – Mentor Graphics |                                                                                                                                                                                                                   |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                        |
|----|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09 | Break Severity                                   | Selects the assertion severity<br>that will stop simulation<br>Values:<br>• Fatal<br>• Failure (default)<br>• Error<br>• Warning<br>• Note/Info                                                                   | n.a.                                                                                                                                                                     | It is recommended to set this option<br>to <i>Error</i> value<br>Safety risk: <b>Low</b>                                                                                                                                                                                                                               |
| 10 | No Message<br>Display For                        | Selects the assertion type to<br>ignore<br>Values:<br>• Failure/Fatal<br>• Error<br>• Warning<br>• Note/Info (default)                                                                                            | This option is useful to generate<br>simulation log files easier to<br>review                                                                                            | It is recommended to set this option<br>to its default value ( <i>Note/Info</i> ) to<br>keep displaying warnings for a<br>more comprehensive analysis<br>Safety risk: <b>Low</b>                                                                                                                                       |
| 11 | WLF File Size<br>Limit                           | Limits the WLF file by size<br>Values:<br>• No Size Limit<br>(default)<br>• Size Limit (MBytes)                                                                                                                   | This option allows to limit the<br>WLF file in terms of size<br>WLF files allow to view<br>simulation datasets for further<br>analysis                                   | It is recommended not to limit WLF<br>file size in order to keep all<br>necessary information to analyse the<br>simulation dataset. These analysis<br>also include waveform comparison<br>Safety risk: <b>Low</b>                                                                                                      |
| 12 | WLF File Time<br>Limit                           | Limits the WLF file by time<br>Values:<br>• No Time Limit<br>(default)<br>• Time Limit (ns)                                                                                                                       | This option allows to limit the<br>WLF file in terms of time                                                                                                             | It is recommended to use this option<br>if only a well-defined time period<br>has to be analysed<br>Safety risk: Low                                                                                                                                                                                                   |
| 13 | Compress WLF<br>Data                             | Compresses WLF files to<br>reduce their size<br>Values: Check box enabled by<br>default                                                                                                                           | Allows to reduce the size of the WLF file while keeping its information                                                                                                  | It is recommended to set this option<br>to its default value (enabled) to<br>reduce the size of the WLF file<br>Safety risk: <b>Low</b>                                                                                                                                                                                |
| 14 | Delete WLF File<br>on Exit                       | Specifies whether the WLF<br>file should be deleted when the<br>simulation ends<br>Values: Check box disabled by<br>default                                                                                       | This option saves disk space                                                                                                                                             | It is recommended to set this option<br>to its default value (disabled) to<br>keep the WLF file for further<br>analysis<br>Safety risk: Low                                                                                                                                                                            |
| 15 | Design Hierarchy                                 | Specifies whether to save all<br>design hierarchy in the WLF<br>file or only regions containing<br>logged signals<br>Values:<br>• Save Regions<br>Containing Logged<br>Signals<br>• Save All Regions in<br>Design | This option allows to decrease the WLF file size by saving only regions containing signals logged for simulation ( <i>Save Regions Containing Logged Signals</i> option) | It is recommended to save all the<br>design ( <i>Save All Regions in Design</i><br>option) in order to get a WLF file<br>for a more comprehensive analysis.<br>However, for waveform<br>comparison, the <i>Save Regions</i><br><i>Containing Logged Signals</i> option<br>may be more appropriated<br>Safety risk: Low |

Table 6.10. ModelSim Tool Specific Assessment of Options and Functionalities

| IOxOS Technologies SA | 129/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



Following design-specific files should be subject to revision control:

- Project file (including simulation settings)
- Tcl script to guide the simulation process (if any)
- Design technology libraries. Some of the libraries used for RTL and post-place and route simulations are technology-dependent, and therefore are delivered as part of the PLD vendor-specific IDE. It is recommended to map and compile directly these libraries, which are usually installed in the IDE directory tree, instead of making local copies, in order to avoid two versions of the same item with the related configuration management issues

| IOxOS Technologies SA 130/153 SHARDELD_Final_Study_Re | eport |
|-------------------------------------------------------|-------|



#### 6.1.4.2 Active HDL (Aldec)

Active HDL is a RTL and gate-level mixed-language simulator for the deployment and verification of digital designs. This simulation tool can be used in both GUI and Batch modes.

The specific assessment is performed using as reference the version 9.2 of Aldec's Active HDL software.

Table 6.11 summarizes its options and functions along with their benefits, limitations and recommendations for use.

|     | HDL Simulation Tools: Active HDL – Aldec  |                                                                                   |                                                                                                  |                                                                                                                                                                    |
|-----|-------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                           | Sii                                                                               | mulation Settings                                                                                |                                                                                                                                                                    |
| #   | <b>Option/Function</b>                    | Description                                                                       | Benefits                                                                                         | Limitations and Recommendations                                                                                                                                    |
| 01  | Disable Timing<br>Checks                  | Disables Verilog and VITAL timing checks                                          | This option allows to speed the simulation up                                                    | It is recommended to enable timing<br>checks to perform post-place and<br>route simulation                                                                         |
|     |                                           |                                                                                   |                                                                                                  | Safety risk: Medium                                                                                                                                                |
| 02  | Disable Timing<br>Check Messages          | Disables displaying the timing constraint error messages                          | This option is useful to generate<br>simulation log files easier to<br>review                    | It is recommended to enable timing<br>check messages in order to collect<br>and analyse them                                                                       |
|     |                                           |                                                                                   |                                                                                                  | Safety risk: Low                                                                                                                                                   |
| 03  | Enable XTrace                             | Enables XTrace debugging tool                                                     | This option allows using the XTrace tool for debugging purposes                                  | n.a.                                                                                                                                                               |
| 04  | Generate Data<br>for Advanced<br>Dataflow | Turns on data generation for the<br>Advanced Dataflow viewer                      | Disabling this option decreases<br>memory consumption during<br>initialization of simulation     | n.a.                                                                                                                                                               |
| 05  | Split Net vectors<br>in VCD File          | Splits net vectors in VCD file                                                    | This option makes the VCD file<br>compatible with the power<br>estimator tool from Xilinx        | The VCD file can be imported and<br>its simulation vectors be used in a<br>second run of the place and route<br>process to get a more accurate<br>power estimation |
|     |                                           |                                                                                   |                                                                                                  | Safety risk: Low                                                                                                                                                   |
| 06  | Retval Memory<br>Size                     | Specifies an area in memory (in<br>MBytes) for values returned by<br>HDL routines | Increasing the default value may<br>be required for constructs<br>returning large amount of data | It is recommended to set this option<br>to its default value, which is large<br>enough                                                                             |
|     |                                           |                                                                                   |                                                                                                  | Structures requiring larger Retval memory size are not recommended                                                                                                 |
|     |                                           |                                                                                   |                                                                                                  | Safety risk: Low                                                                                                                                                   |
| 07  | Stack Memory<br>Size                      | Specifies an area in memory (in MBytes) for the stack of the simulation kernel    | This option allows to allocate<br>more memory in case the<br>simulation process requires it      | n.a.                                                                                                                                                               |
|     |                                           | Value: 32 MBytes                                                                  |                                                                                                  |                                                                                                                                                                    |
| 08  | Select Resolution                         | Specifies the simulator resolution                                                | Lower time resolutions will make the simulation run faster                                       | It is recommended to set <i>Select</i><br><i>Resolution</i> to 1 ps or lower                                                                                       |
|     |                                           | Values: Combination of a number and a time unit: fs, ps,                          | If no value is selected, the tool determines automatically the                                   | required by macros used in the                                                                                                                                     |
| IOx | OS Technologies SA                        | 1                                                                                 | 31/153                                                                                           | SHARDELD_Final_Study_Report                                                                                                                                        |



SHARDELD\_Final\_Study\_Report

v.1.0.0

|    | HDL Simulation Tools: Active HDL – Aldec |                                                                                                 |                                                                                                                                                                                             |                                                                                                                                                                                               |
|----|------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                          | ns, us, ms (1 ps is used as default value)                                                      | resolution from timescale<br>directives (if any) embedded in<br>the RTL HDL code or applying 1<br>ps by default                                                                             | design<br>Safety risk: <b>Medium</b>                                                                                                                                                          |
| 09 | Current<br>Resolution                    | Displays the current simulation resolution                                                      | The simulation resolution is<br>displayed when the simulation is<br>initialized                                                                                                             | n.a.                                                                                                                                                                                          |
|    |                                          |                                                                                                 | VHDL Settings                                                                                                                                                                               |                                                                                                                                                                                               |
| #  | <b>Option/Function</b>                   | Description                                                                                     | Benefits                                                                                                                                                                                    | Limitations and Recommendations                                                                                                                                                               |
| 10 | Disable IEEE<br>Warning<br>Generation    | Disables warning generation from IEEE libraries                                                 | This option is useful to generate<br>simulation log files easier to<br>review                                                                                                               | It is recommended to keep warnings<br>from these packages and analyse<br>them                                                                                                                 |
|    |                                          |                                                                                                 |                                                                                                                                                                                             | Safety risk: Medium                                                                                                                                                                           |
| 11 | Enable VITAL<br>Acceleration             | Enables an optimization<br>algorithm that speeds up<br>simulation                               | Designs implementing built-in<br>acceleration for VITAL models<br>can benefit of this acceleration                                                                                          | VITAL acceleration requires an<br>internal modelling methodology<br>which may increase both coding<br>and reviewing efforts                                                                   |
|    |                                          |                                                                                                 |                                                                                                                                                                                             | Safety risk: Low                                                                                                                                                                              |
| 12 | Ignore VITAL<br>Glitches                 | Disable the display of VITAL<br>glitch warnings in the Console<br>Window                        | This option is useful to generate<br>simulation log files easier to<br>review                                                                                                               | It is highly recommended to keep<br>glitch warnings in order to analyse<br>and find the cause                                                                                                 |
| 13 | Disable VITAL<br>Glitch Messages         | Disable printing VITAL glitch<br>messages to the Console<br>window                              | This option is useful to generate<br>simulation log files easier to<br>review                                                                                                               | Glitch is a short pulse on the signal<br>waveform that is usually undesired<br>and may cause unexpected design<br>behaviour                                                                   |
|    |                                          |                                                                                                 |                                                                                                                                                                                             | Safety risk: Low                                                                                                                                                                              |
|    |                                          | J                                                                                               | Verilog Settings                                                                                                                                                                            | 1                                                                                                                                                                                             |
| #  | <b>Option/Function</b>                   | Description                                                                                     | Benefits                                                                                                                                                                                    | Limitations and Recommendations                                                                                                                                                               |
| 14 | Delay Selection                          | This option allows selecting<br>timing delay from Verilog<br>min:typ:max expressions<br>Values: | This option allows to perform<br>post-place and route simulations<br>under different operating<br>conditions                                                                                | It is highly recommended to run<br>twice the post-place and route<br>simulation selecting minimum and<br>maximum delays                                                                       |
|    |                                          | <ul><li>Min Delay</li><li>Typ Delay</li><li>Max Delay</li></ul>                                 |                                                                                                                                                                                             | Safety risk: Mealum                                                                                                                                                                           |
| 15 | Set Initial Value<br>for Regs            | Sets the initial value for Verilog<br>registers<br>Values:<br>• '0'<br>• '1'                    | This option allows overriding the<br>default initialization (before reset<br>or power up) for the register<br>which is defined as an unknown<br>value ('X')<br>This option has no offset on | It is recommended to keep the<br>default initialization value ('X'),<br>especially if Waveform comparison<br>with other HDL simulator output is<br>foreseen                                   |
|    |                                          | • 'Z'                                                                                           | Verilog memories                                                                                                                                                                            |                                                                                                                                                                                               |
| 16 | Verilog<br>Optimization                  | Enables SLP accelerated simulation                                                              | SLP is a simulation acceleration<br>technology for Verilog that<br>significantly reduces simulation<br>runtime                                                                              | It is recommended to disable SLP<br>optimization, since it may block<br>access to design objects during<br>simulation and prevent recording<br>signal history, or displaying object<br>values |
|    |                                          |                                                                                                 |                                                                                                                                                                                             |                                                                                                                                                                                               |

IOxOS Technologies SA

 $SHARDELD\_Final\_Study\_Report$ 



SHARDELD\_Final\_Study\_Report

v.1.0.0

| Image: solution of the solutio |                     | HDL Simulation Tools: Active HDL – Aldec                                                                                                                                 |                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17Disable Pulse<br>Error and<br>MessagesDisables the display of vamin<br>massages ind are generated if<br>path pulse errors occurThis option is useful to generate<br>reviewIt is highly recommended to keep<br>order to analyse them and find the<br>cause18Rejection LimitSpecifies the module path pulse<br>repeting the dayThese arguments are only<br>supported for SLP accelerated<br>nelistsIt is recommended to disable SLP<br>optimization, since it may block<br>supported for SLP accelerated<br>nelistsIt is recommended to disable SLP<br>optimization, since it may block<br>supported for SLP accelerated<br>nelists19Error LimitSpecifies the module path pulse<br>error limit as a percentage of<br>path delayWhen On Event propagation style<br>is selected, the leading edge of a<br>use; scheduled to hend on path selector<br>support of the CAP percentage of<br>pulse errors to further<br>a timing delayIt is recommended to disable Pulse<br>Error Filtering20Pulse Error<br>FilteringAllows to select the propagation<br>style of pulse errors<br>Values;<br>NoneWhen On Event propagation style<br>is selected, the leading edge of a<br>using delay<br>after is detectedIt is recommended to disable Pulse<br>Error Filtering21Nerror Ide offath<br>Querier Vertice Parameters<br>and new values to assign<br>and new values to save to varied values for the<br>generics that received explicit<br>values in generic mapsIt is ingly recommended to disable Pulse<br>Error Filtering22Override Default<br>valuesIbescriptionDescriptionBenefitsIt is highly recommended to<br>event the CLI DUC cod                                                                                                                                                                                                                                                                                                                                                               |                     |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                               | Safety risk: Low                                                                                                                                                                                                                                                                                                                                                    |  |
| Image: second  | 17                  | Disable Pulse<br>Error and<br>Warning<br>Messages                                                                                                                        | Disables the display of warning<br>messages that are generated if<br>path pulse errors occur                                                                                                                                                                                                                       | This option is useful to generate<br>simulation log files easier to<br>review                                                                                                                                                                                                                                                                                                                                 | It is highly recommended to keep<br>pulse error and warning messages in<br>order to analyse them and find the<br>cause                                                                                                                                                                                                                                              |  |
| 18       Rejection Limit       Specifies the module path pulse profection limit as a percentage of path delay       These arguments are only sponted for SLP accelerated nettists       It is recommended to disable SLP optimization, since it may block access to design objects during signal history, or displaying dubject during sis sheched during during signal                                                    |                     |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                               | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                 |  |
| 19Error LimitSpecifies the module path pulse<br>error limit as a percentage of<br>path delaySmithand and precentage of<br>signal history, or displaying object<br>values20Pulse Error<br>FilteringAllows to select the propagation<br>style of pulse errors<br>Values:<br>• On Event<br>• On Detect<br>• NoneWhen On Event propagation<br>style is selected, the leading edge of a<br>pulse is scheduled to happen after<br>analysisH is recommended to disable Pulse<br>terror Filtering (None) in order to<br>keep all pulse errors for further<br>analysis21Option/FunctionDescriptionBenefitsLimitations and Recommendations<br>pulse is scheduled to happen after<br>analysis21Name/ValueDisplays the list of VHDI.<br>generics / Verilo garameters<br>and new values to assign<br>and set new values for the<br>generics / Verilo garameters<br>and set new values for the<br>generics / Verilo garameters using<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 18                  | Rejection Limit                                                                                                                                                          | Specifies the module path pulse<br>rejection limit as a percentage of<br>path delay                                                                                                                                                                                                                                | These arguments are only<br>supported for SLP accelerated<br>netlists                                                                                                                                                                                                                                                                                                                                         | It is recommended to disable SLP<br>optimization, since it may block<br>access to design objects during<br>simulation and prevent recording                                                                                                                                                                                                                         |  |
| 20Pulse Error<br>FilteringAllows to select the propagation<br>style of pulse errorsWhen On Event<br>propagation style<br>is selected, the leading edge of a<br>pulse is scheduled to happen after<br>a timing delayIt is recommended to disable Pulse<br>Error Filtering (None) in order to<br>kean pulse is scheduled to happen after<br>a timing delay20On Event<br>• On Event<br>• On Event<br>• NoneOn Detect<br>• NoneSafety risk: Medium21Option/FunctionDescriptionBenefitsLinitations and Recommended not to<br>modify generics / parameters using<br>and sent walues to assign<br>and sent walues to assign<br>and sent walues to assignThese options allow to extrat<br>and override the default values<br>and sent walues to assign<br>and sent walues to assign<br>and sent walues to assignIt is highly recommended not to<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 19                  | Error Limit                                                                                                                                                              | Specifies the module path pulse<br>error limit as a percentage of<br>path delay                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                               | signal history, or displaying object<br>values                                                                                                                                                                                                                                                                                                                      |  |
| 20       FileFring       Atlows to select the propagation<br>of pulse errors       Wite 10 <i>IF Vem</i> propagation style       If is econtinication of calculation of the<br>pulse is scheduled to happen after<br>a timing delay <i>Error Filtering (None)</i> in order to<br>happen after<br>a diming delay         Values:       • On Event       • On Event       • When the <i>On Detect</i> propagation<br>style is scheduled to happen after<br>a timing delay       Safety risk: Medium         • On Detect       • None       When the <i>On Detect propagation</i><br>style is selected.       These options allow to extract<br>and override the default values<br>and set new values for the<br>generics / Verilog parameters<br>and new values to assign<br>and set new values for the<br>generics / parameters using<br>and set new values for the<br>generics / parameters without<br>waltigring the source code<br>this option may be useful to try<br>different values to simulation<br>analysis purposes       It is highly recommended not to<br>modify generics / parameters using<br>and set new values for the<br>generics / parameters without<br>modifying the source code<br>this option may be useful to try<br>different values to simulation<br>analysis purposes         21       Option/Function       Description       Benefits       Limitations and Recommendations         22       Override Default       Mlows to server the<br>generics / parameters without<br>different values is simulation<br>analysis purposes       This option allows to decrease the<br>post simulation database file.       It is recommended to select I/O<br>post simulation<br>analysis safety risk: Low         24       Save Full Signal<br>History for Post<br>Simulation<br>Debug       Saves the post simulation<br>database file       D                                                                                                                                                                                                                                             | 20                  | Dulas Error                                                                                                                                                              | Allows to select the propagation                                                                                                                                                                                                                                                                                   | When On Front propagation style                                                                                                                                                                                                                                                                                                                                                                               | It is recommended to disable <i>Dulas</i>                                                                                                                                                                                                                                                                                                                           |  |
| Image: Section of the control of th | 20                  | Filtering                                                                                                                                                                | values:<br>• On Event                                                                                                                                                                                                                                                                                              | is selected, the leading edge of a<br>pulse is scheduled to happen after<br>a timing delay                                                                                                                                                                                                                                                                                                                    | <i>Error Filtering (None)</i> in order to keep all pulse errors for further analysis                                                                                                                                                                                                                                                                                |  |
| Image: Constraint of the state of the sta |                     |                                                                                                                                                                          | • On Detect<br>• None                                                                                                                                                                                                                                                                                              | When the <i>On Detect</i> propagation<br>style is selected, a pulse error is<br>visible on the output immediately<br>after is detected                                                                                                                                                                                                                                                                        | Safety risk: Medium                                                                                                                                                                                                                                                                                                                                                 |  |
| Image: Problem in the second |                     |                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                    | The <i>None</i> value disables pulse error filtering                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                     |  |
| #Option/FunctionDescriptionBenefitsLimitations and Recommendations21Name/ValueDisplays the list of VHDL<br>generics / Verilog parameters<br>and new values to assignThese options allow to extract<br>and override the default values<br>and set new values for the<br>generics / Parameters without<br>modify generics / parameters using<br>this function to avoid mismatches<br>generics / Parameters without<br>modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different values to detained<br>the post simulation<br>analysis purposesLimitations and Recommendations<br>between the RTL HDL code and the<br>final implementation<br>Safety risk: Medium23Select Signals<br>HistoryAllows to select signals to be<br>dumped for post simulation<br>analysis purposesThis option allows to decrease the<br>post simulation database file size<br>analysis<br>Safety risk: LowIt is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis<br>Safety risk: Low24Save Full Signal<br>HistoryEnables the Full Signal History<br>ModeDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low25Preserve File<br>with Signal<br>HistorySaves the post simulation<br>database fileIt is recommended to enable this<br>mode to keep the post simulation<br>database file26File withSpecifies the name and locationn.a.n.a.                                                                                                                                                                                                                                                                                                                                                                                          |                     |                                                                                                                                                                          | Ge                                                                                                                                                                                                                                                                                                                 | neric/Parameters                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                     |  |
| 21Name/ValueDisplays the list of VHDL<br>generics / Verilog parameters<br>and new values to assignThese options allow to extract<br>and override the default values<br>and ser new values for<br>generics that received explicit<br>values in generic mapsThese options allow to extract<br>and override the default values<br>and ser new values for the<br>generics / parameters without<br>modifying the source codeIt is highly recommended not to<br>modify generics / parameters using<br>this induction to avoid mismatches<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | #                   | <b>Option/Function</b>                                                                                                                                                   | Description                                                                                                                                                                                                                                                                                                        | Benefits                                                                                                                                                                                                                                                                                                                                                                                                      | Limitations and Recommendations                                                                                                                                                                                                                                                                                                                                     |  |
| Valuegenerics that received explicit<br>values in generic mapsmodifying the source codeinflat implementationThis option may be useful to try<br>different values to simulate<br>different configurationsSafety risk: Medium <b>Unitations and RecommendationsPrion/FunctionDescriptionBenefits</b> Limitations and Recommendations <b>Select Signals</b> Allows to select signals to be<br>dumped for post simulation<br>analysis purposesThis option allows to decrease the<br>post simulation database file size<br>by saving only selected signalsIt is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysisSafety risk: LowSafety risk: LowSafety risk: LowSafety risk: LowSafety risk: LowFreserve File<br>with Signal<br>History for Post<br>Simulation<br>DebugSaves the post simulation<br>database file<br>simulation<br>database fileSafety risk: LowSafety risk: LowS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 21<br>22            | Name/Value                                                                                                                                                               | Displays the list of VHDL<br>generics / Verilog parameters<br>and new values to assign                                                                                                                                                                                                                             | These options allow to extract<br>and override the default values<br>and set new values for the<br>generics / parameters without                                                                                                                                                                                                                                                                              | It is highly recommended not to<br>modify generics / parameters using<br>this function to avoid mismatches<br>between the RTL HDL code and the                                                                                                                                                                                                                      |  |
| #Option/FunctionDescriptionBenefitsLimitations and Recommendations23Select SignalsAllows to select signals to be<br>dumped for post simulation<br>analysis purposesThis option allows to decrease the<br>post simulation database file size<br>by saving only selected signalsIt is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis<br>Safety risk: Low24Save Full Signal<br>HistoryEnables the Full Signal History<br>ModeDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low25Preserve File<br>with Signal<br>History for Post<br>Simulation<br>DebugSaves the post simulation<br>database fileDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low26File withSpecifies the name and locationn.a.n.a.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                     | Override Default                                                                                                                                                         | Allows to override values of                                                                                                                                                                                                                                                                                       | modifying the source code                                                                                                                                                                                                                                                                                                                                                                                     | final implementation                                                                                                                                                                                                                                                                                                                                                |  |
| #Option/FunctionDescriptionBenefitsLimitations and Recommendations23Select SignalsAllows to select signals to be<br>dumped for post simulation<br>analysis purposesThis option allows to decrease the<br>post simulation database file size<br>by saving only selected signalsIt is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis24Save Full Signal<br>HistoryEnables the Full Signal History<br>ModeDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file25Preserve File<br>with Signal<br>History for Post<br>Simulation<br>DebugSaves the post simulation<br>database fileDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low26File withSpecifies the name and locationn.a.n.a.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | Override Default<br>Value                                                                                                                                                | Allows to override values of<br>generics that received explicit<br>values in generic maps                                                                                                                                                                                                                          | modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different configurations                                                                                                                                                                                                                                                                                     | final implementation<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                  |  |
| 23Select SignalsAllows to select signals to be<br>dumped for post simulation<br>analysis purposesThis option allows to decrease the<br>post simulation database file size<br>by saving only selected signalsIt is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis24Save Full Signal<br>HistoryEnables the Full Signal History<br>ModeDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low25Preserve File<br>with Signal<br>History for Post<br>Simulation<br>DebugSaves the post simulation<br>database fileDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | Override Default<br>Value                                                                                                                                                | Allows to override values of<br>generics that received explicit<br>values in generic maps                                                                                                                                                                                                                          | modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different configurations<br><i>Trace/Debug</i>                                                                                                                                                                                                                                                               | final implementation<br>Safety risk: <b>Medium</b>                                                                                                                                                                                                                                                                                                                  |  |
| Image: constraint of the section of | #                   | Override Default<br>Value<br>Option/Function                                                                                                                             | Allows to override values of<br>generics that received explicit<br>values in generic maps<br>Description                                                                                                                                                                                                           | modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different configurations<br><i>Trace/Debug</i><br><i>Benefits</i>                                                                                                                                                                                                                                            | final implementation<br>Safety risk: <b>Medium</b><br><i>Limitations and Recommendations</i>                                                                                                                                                                                                                                                                        |  |
| 24Save Full Signal<br>HistoryEnables the Full Signal History<br>ModeDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low25Preserve File<br>with Signal<br>History for Post<br>Simulation<br>DebugSaves the post simulation<br>database fileDisabling these two options save<br>disk spaceIt is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low26File withSpecifies the name and locationn.a.n.a.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | # 23                | Override Default<br>Value<br>Option/Function<br>Select Signals                                                                                                           | Allows to override values of<br>generics that received explicit<br>values in generic maps           Description           Allows to select signals to be<br>dumped for post simulation<br>analysis purposes                                                                                                        | modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different configurations<br><i>Trace/Debug</i><br><i>Benefits</i><br>This option allows to decrease the<br>post simulation database file size<br>by saving only selected signals                                                                                                                             | final implementation<br>Safety risk: <b>Medium</b><br><i>Limitations and Recommendations</i><br>It is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis                                                                                                                                                |  |
| 25       Preserve File<br>with Signal<br>History for Post<br>Simulation<br>Debug       Saves the post simulation<br>database file       Safety risk: Low         26       File with       Specifies the name and location       n.a.       n.a.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | # 23                | Override Default<br>Value<br>Option/Function<br>Select Signals                                                                                                           | Allows to override values of<br>generics that received explicit<br>values in generic maps           Description           Allows to select signals to be<br>dumped for post simulation<br>analysis purposes                                                                                                        | modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different configurations<br><i>Trace/Debug</i><br><i>Benefits</i><br>This option allows to decrease the<br>post simulation database file size<br>by saving only selected signals                                                                                                                             | final implementation<br>Safety risk: <b>Medium</b><br><i>Limitations and Recommendations</i><br>It is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis<br>Safety risk: <b>Low</b>                                                                                                                     |  |
| 26     File with     Specifies the name and location     n.a.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | #<br>23<br>24       | Override Default<br>Value<br>Option/Function<br>Select Signals<br>Save Full Signal<br>History                                                                            | Allows to override values of<br>generics that received explicit<br>values in generic maps           Description           Allows to select signals to be<br>dumped for post simulation<br>analysis purposes           Enables the Full Signal History<br>Mode                                                      | modifying the source code<br>This option may be useful to try<br>different values to simulate<br>different configurations<br><i>Trace/Debug</i><br><i>Benefits</i><br>This option allows to decrease the<br>post simulation database file size<br>by saving only selected signals<br>Disabling these two options save<br>disk space                                                                           | final implementation<br>Safety risk: <b>Medium</b><br><i>Limitations and Recommendations</i><br>It is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis<br>Safety risk: <b>Low</b><br>It is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | #<br>23<br>24<br>25 | Override Default<br>Value<br>Option/Function<br>Select Signals<br>Save Full Signal<br>History<br>Preserve File<br>with Signal<br>History for Post<br>Simulation<br>Debug | Allows to override values of<br>generics that received explicit<br>values in generic maps           Description           Allows to select signals to be<br>dumped for post simulation<br>analysis purposes           Enables the Full Signal History<br>Mode           Saves the post simulation<br>database file | generics / parameters without         modifying the source code         This option may be useful to try         different values to simulate         different configurations         Trace/Debug         Benefits         This option allows to decrease the         post simulation database file size         by saving only selected signals         Disabling these two options save         disk space | final implementation<br>Safety risk: Medium<br><i>Limitations and Recommendations</i><br>It is recommended to select I/O<br>ports and representative internal<br>signals for a more comprehensive<br>analysis<br>Safety risk: Low<br>It is recommended to enable this<br>mode to keep the post simulation<br>database file for further analysis<br>Safety risk: Low |  |

IOxOS Technologies SA

 $SHARDELD\_Final\_Study\_Report$ 



SHARDELD\_Final\_Study\_Report

|    | HDL Simulation Tools: Active HDL – Aldec |                                                     |                                                                                                                                                                                                            |      |
|----|------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    | Simulation<br>Results                    | of the post simulation database file                |                                                                                                                                                                                                            |      |
| 27 | Enable Show<br>Event Source              | Enables the <i>Show Event Source</i> debug function | This option allows using the<br>Show Event Source for debugging<br>purposes<br>When this option is enabled, it is<br>possible to find a source of events<br>on objects displayed in the<br>Waveform viewer | n.a. |



Following design-specific files should be subject to revision control:

- Project file (including simulation settings)
- Tcl script to guide the simulation process (if any)
- Design technology libraries. Some of the libraries used for RTL and post-place and route simulations are technology-dependent, and therefore are delivered as part of the PLD vendor-specific IDE. It is recommended to map and compile directly these libraries, which are usually installed in the IDE directory tree, instead of making local copies, in order to avoid two versions of the same item with the related configuration management issues

| IOxOS Technologies SA | 134/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|



# 6.2 Best Practices, Recommendations and Guidelines

The results of the assessment of configuration options and embedded functionalities of selected CAE tools performed in § 6.1 have been used as a the basis for the elaboration of the following best practices, recommendations and guidelines, which aim to maximize the CAE tools effectiveness while reducing the safety risks arising from their improper use.

These best practices, recommendations and guidelines are tagged for traceability purposes as follows:

[ID-nn]

where:

- *ID* indicates the scope of each recommendation:
  - ✓ SYN: Applicable to both synthesis tools and physical synthesis functions embedded in Integrated Development Environments (IDE)
  - ✔ PAR: Applicable to place and route tools and/or Integrated Development Environments (IDE)
  - ✓ *STA*: Applicable to Static Timing Analysis tools
  - ✓ SIM: Applicable to HDL simulators
- *nn* indicates the recommendation number, a value from 01 to 99

#### 6.2.1 Synthesis Tools

The following best practices, recommendations and guidelines apply both to synthesis tools and to physical synthesis functions embedded in Integrated Development Environments (IDE).

[SYN-01] The reproducibility of the implemented item is a key issue for design tools in terms of configuration management, as stated in ED-80/DO-254 §7, "The configuration management process is intended to provide the ability to consistently replicate the configuration item, regenerate the information if necessary and modify the configuration item in a controlled fashion if modification is necessary". Some synthesis tools include in their algorithms pseudo random procedures to improve timing closure. Therefore, in order to ensure the reproducibility of the synthesis tool output, it is essential to keep control on these algorithms by managing the following items:

- The seed used to define the starting point of the algorithm should be set to a fixed value (Table 6.1 item #29)
- The synthesis tool software version, including its service pack, and associated design technology libraries should be identified as part of the project baseline. Different software versions may generate different results with the same design and settings ([EXT-05])
- The configuration of the hardware platform which runs the synthesis tool, including the operative system, should also be included within the project baseline, since the pseudo random seed generation algorithm also depends on the floating point unit of the CPU. Consequently, any difference in the architecture of the processor will lead to a different result ([EXT-05])

| IOxOS Technologies SA | 135/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



[*SYN-02*] The following synthesis optimization options may lead to unexpected results, which may have an impact on the overall implementation and, therefore, they should be handled with special attention:

- Resource sharing (Table 6.1 item #04; Table 6.2 item #27; Table 6.3 item #13)
- Register duplication (Table 6.2 item #33; Table 6.4 items #23, #39; Table 6.5 items #15, #22)
- Equivalent register removal (Table 6.1 item #17; Table 6.2 item #34; Table 6.5 item #18)
- Retiming (Table 6.2 items #35, #36, #37; Table 6.3 item #15; Table 6.4 items #18, #20; Table 6.5 item #17; Table 6.6 item #24)
- Pipelining (Table 6.3 item #14; Table 6.4 item #22)
- Asynchronous to synchronous transformations of sequential logic (Table 6.2 item #29)

In addition, these optimizations may not be compatible with formal verification tools such as LEC or robustness techniques such as TMR.

[*SYN-03*] Finite State Machines (FSM) and synchronizers to handle Clock Domain Crossing (CDC) are particularly sensitive to synthesis optimization techniques; therefore, these techniques may represent a high risk in terms of safety and should be avoided as far as possible when these structures are used in the design:

- Finite State Machines (FSM) are widely used as control mechanisms. The optimization performed by synthesis tools may lead to unreliable implementations which can lock the entire design if an undefined/illegal state is reached (typically due to SEU or asynchronism issues):
  - ✓ Safe directive for FSM may not be effective and may create a wrong sense of safety. In fact, this directive is interpreted in different ways depending on the selected synthesis tool (i.e. definition of safe recovery state). For this reason it is highly recommended to disable it. True fault tolerant FSMs should be implemented directly in the RTL HDL code, adding robustness mechanisms, for instance encoding states with Hamming code and the corresponding recovery logic, extra parity bits, or implementing TMR on the FFs storing the state (Table 6.1 item #15; Table 6.2 item #18; Table 6.3 item #11)
  - ✓ It is also highly recommended to disable all the options aimed at identifying, extracting and optimizing FSMs in order to keep control of the FSM behaviour. The fact of encoding the states of each FSM directly in the RTL HDL code, including the recovery state defined by the designer, may lead to more reliable and fault tolerant FSMs (Table 6.1 items #13, #14; Table 6.2 items #17, #19, #20; Table 6.3 items #11, #12)
- Clock Domain Crossing (CDC) is a critical issue which may be at the origin of metastability, race/skew errors and data loss and inconsistency. Even if STA tools provide means to identify and analyze CDC paths, it is important to define well the synchronization techniques in the RTL HDL code and to use appropriate attributes and directives in order to avoid unexpected optimizations from synthesis tools. Retiming (also known as register balancing) and register duplication may have a critical impact on synchronizers; consequently, it is highly recommended to disable them (Table 6.1 item #25, Table 6.2 item #11)

| IOxOS Technologies SA | 136/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



[*SYN-04*] Optimizations inferring RAM from logic should be avoided as far as possible. Implementing logic into memory blocks may have an impact on the design reliability since memory blocks are more sensitive to SEU (Table 6.1 items #05, #07; Table 6.2 item #20; Table 6.4 items #25, #37; Table 6.5 item #33).

[*SYN-05*] In general, it is better to instantiate logic functions than to allow the synthesis tool to infer them in order to keep control on the implementation. This approach also allows a better integration of formal verification tools such as LEC (Table 6.1 items #05, #07; Table 6.3 items #02, #26, #32; Table 6.4 item #38).

[*SYN-06*] RTL viewers should be used to check the synthesized results, especially for sensitive structures such as clock tree distribution, FSMs, CDC synchronizers, and I/O cells (Table 6.2 items #08, #38; Table 6.5 item #27).

[*SYN-07*] Reduction of power consumption can be better achieved by applying power-aware design techniques directly in the HDL RTL code, rather than by using aggressive synthesis optimization techniques (Table 6.1 item #09; Table 6.2 item #03).

[*SYN-08*] Timing-Driven synthesis is highly recommended, together with a comprehensive set of user timing constraints (Table 6.1 item #11; Table 6.2 item #04; Table 6.3 item #18).

[*SYN-09*] It is recommended to set synthesis effort to high levels, provided the tool features the option, in order to allow the tool to perform all the process steps and to get better results, even if processing time is increased (Table 6.1 item #28).

[*SYN-10*] The compatibility between the files exchanged among CAE tools from different vendors should be checked. This is the case, for instance, of constraint files generated by the synthesis tool for an specific PLD technology (Table 6.3 item #20).

[*SYN-11*] Incremental design flows are not recommended unless the methodology and the supporting processes are properly mastered to ensure the reproducibility of the implementation process. Incremental design flows may involve an additional effort in order to assess that design modifications do not disturb other parts of the design. This methodology increases the complexity of the project baseline, traceability and configuration management processes, since several iterations with different settings are required to generate the final implementation (Table 6.3 items #03, #34).

[*SYN-12*] The use on any option allowing to override the design configuration or its generic constant values without modifying the RTL HDL code is highly discouraged (Table 6.2 items #15, #16; Table 6.3 items #29, #33, #35).

[*SYN-13*] Directives aimed to prevent portions of HDL RTL code from being synthesized (i.e. *synthesis\_on/synthesis\_off* or *translate\_on/translate\_off*) should be avoided whenever it is possible, since their use may generate a different implementation with an unexpected behaviour. In addition, these directives may not be supported by some CAE tools. Therefore, it is highly recommended to set the tool options in order to ignore these directives, to analyse the HDL RTL code concerned by these directives, and to make any necessary changes to remove them (Table 6.1 item #06; Table 6.3 item #27).

[*SYN-14*] Report options should be configured with the purpose of generating comprehensive synthesis reports for further analysis (Table 6.1 item #26; Table 6.3 items #22, #23).

| IOxOS Technologies SA | 137/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



#### 6.2.2 Place and Route Tools / Integrated Development Environments (IDE)

The following best practices, recommendations and guidelines apply to place and route tools and/or Integrated Development Environments (IDE).

[*PAR-01*] The reproducibility of the implemented item is a key issue for design tools in terms of configuration management, as stated in ED-80/DO-254 §7, "*The configuration management process is intended to provide the ability to consistently replicate the configuration item, regenerate the information if necessary and modify the configuration item in a controlled fashion if modification is necessary*". Place and route tools base their algorithms in pseudo random processes. Therefore, in order to ensure the reproducibility of the place and route tool output, it is essential to keep control on these algorithms by managing the following items:

- The seed used to define the starting point of the algorithm should be set to a fixed value (Table 6.4 item #31; Table 6.5 items #12, #13, #40; Table 6.6 item #20)
- The place and route tool software version, including its service pack, and associated design technology libraries should be identified as part of the project baseline. Different software versions may generate different results with the same design and settings ([EXT-05]; [EXT-06])
- The configuration of the hardware platform which runs the place and route tool, including the operative system, should also be included within the project baseline, since the pseudo random seed generation algorithm also depends on the floating point unit of the CPU. Consequently, any difference in the architecture of the processor will lead to a different result ([EXT-05]; [EXT-06])

[*PAR-02*] Technology viewers should be used to check the place and route results, especially for sensitive structures such as clock tree distribution, FSMs, CDC synchronizers, and I/O cells (Table 6.5 item #27; Table 6.6 item #20).

[*PAR-03*] Reduction of power consumption can be better achieved by applying power-aware design techniques directly in the HDL RTL code, rather than by using aggressive place and route optimization techniques (Table 6.4 items #28, #61; Table 6.5 items #34, #48; Table 6.6 item #12).

[*PAR-04*] Timing-Driven place and route is highly recommended together with a comprehensive set of user timing constraints. Multi-corner analysis for placement should be also enabled to take into account different operating conditions depending on Process-Voltage-Temperature (PVT) parameters (Table 6.4 items #26, #27, #54; Table 6.5 item #09; Table 6.6 item #11).

[*PAR-05*] The use on any option allowing to ignore unmatched physical and/or timing constraints defined by the user is highly discouraged. These options may prevent the tool from detecting incorrect constraints or logic removed by the synthesis tool due to unexpected optimizations (Table 6.5 items #07, #08).

[*PAR-06*] It is recommended to pack I/O registers into I/O cells for inputs and outputs in order to benefit from the advantages of I/O cells: better timing performance and protection against SEU (Table 6.4 item #55; Table 6.5 item #27; Table 6.6 item #08).

[*PAR-07*] I/O voltage overdrive and using bonded I/Os are highly discouraged, since these options may lead to electrical problems, such as higher leakage current, causing the design not to work as intended (Table 6.4 item #13; Table 6.5 item #43).

| IOxOS Technologies SA | 138/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



[*PAR-08*] Embedded CRC error detection mechanisms should be enabled, provided the tool features them, in order to detect errors in the configuration memory cells for SRAM based PLDs. However, internal scrubbing is not recommended, and error recovery should be managed at an upper level (Table 6.4 items #14, #15, #16, #17).

[*PAR-09*] It is recommended to set place and route effort to high levels in order to allow the tool to perform all the process steps and to get better results, even if processing time is increased. Multiple place and route passes may also be enabled; however, the number of passes should be set to the default one in order to reach a balance between process runtime and layout quality (Table 6.4 items #29, #59, #63; Table 6.5 items #10, #11, #38, #39; Table 6.6 items #18, #19, #23).

[PAR-10] Incremental design flows are not recommended unless the methodology and the supporting processes are properly mastered to ensure the reproducibility of the implementation process. Incremental design flows may involve an additional effort in order to assess that design modifications do not disturb other parts of the design. This methodology increases the complexity of the project baseline, traceability and configuration management processes since several iterations with different settings are required to generate the final implementation (Table 6.6 items #02, #03, #14, #15, #17).

[*PAR-11*] Report options should be configured with the purpose of generating comprehensive place and route reports for further analysis (Table 6.4 items #55, #62; Table 6.5 items #04, #21, #25, #27, #44, #45, #47; Table 6.6 items #10, #18).

| IOxOS Technologies SA | 139/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



#### 6.2.3 Static Timing Analysis Tools

The following best practices, recommendations and guidelines apply to Static Timing Analysis tools.

[*STA-01*] It is recommended to check if clock constraints have been applied correctly. In some cases, the design tools may not find the specified clock nets and therefore apply the default clock frequency (Table 6.7 item #04; Table 6.8 items #01, #02, #07).

[*STA-02*] Inter-clock domain analysis should be enabled, provided the tool features it, in order to identify CDC paths and to reveal potential violations (Table 6.7 item #11; Table 6.9 items #03, #04).

[*STA-03*] Multicorner timing analysis should be enabled, provided the tool features it, in order to report the best and worst-case scenarios (most STA tools evolved from "relative minimum" methods to multicorner analysis). Multicorner analysis can also be performed by running several timing analysis, combining different values for maximum and minimum delay (Table 6.7 items #02, #06; Table 6.8 items #10, #11; Table 6.9 items #01, #02).

[*STA-04*] Report options should be configured to generate comprehensive timing reports for further analysis, including failing paths, fastest paths, and worst-case paths among other parameters (Table 6.7 items #08, #11; Table 6.8 items #04, #05, #06, #08, #12, #13, #14; Table 6.9 items #05, #06, #07, #08).

#### 6.2.4 HDL Simulation Tools

The following best practices, recommendations and guidelines apply to HDL simulation tools.

[*SIM-01*] Simulation resolution should be set taking into account the macro functions used by the design in order to find the optimum value to guarantee simulation functionality and performance (Table 6.10 item #02; Table 6.11 item #08).

[*SIM-02*] Optimization settings intended to decrease simulation runtime may have a significant impact in elemental analysis -code coverage does not count the removed functions- and may also limit the access to internal signals, making the design more difficult to debug. Therefore, optimization should be handled with special attention (Table 6.10 item #03; Table 6.11 items #11, #16).

[*SIM-03*] Report options should be configured to generate comprehensive simulation log files for further analysis. Note/Info level messages should also be kept in the simulation log file, since they may contain relevant data concerning the design (Table 6.10 items #05, #10; Table 6.11 items #02, #10, #13, #17, #20).

[*SIM-04*] Simulation datasets should be stored for further analysis and waveform comparison (Table 6.10 items #11, #12, #13, #14, #15; Table 6.11 items #23, #24, #25).



## 6.3 Conclusions of Task 3

A specific assessment in terms of configuration options and embedded functionalities of the selected commercial CAE tools has been performed. This specific assessment has revealed a significant number of configuration options and embedded functionalities which may have a high impact in the design implementation.

As a result of this assessment, a set of best practices, recommendations and guidelines are described in § 6.2 , whose fulfilment will contribute to:

- Reduce the safety risks arising from undesired optimizations and/or improper use of configuration options and functionalities
- Ensure the reproducibility of the CAE tool outputs by identifying the key items to be placed under configuration management, which includes the hardware and software environments used to run the CAE tools, together with key implementation parameters such as place and route seeds
- Increase the design reliability through a controlled use of tool settings and functions, especially when implementing particularly sensitive structures such as FSMs, CDC synchronizers and CRC error detection mechanisms
- Ease the verification process by diminishing errors emerging from unexpected optimizations, by generating more comprehensive reports for further analysis, and also through a proper configuration of the verification tools assessed
- Increase the awareness in the use of design and verification tools

In addition, the consultation of aircraft and equipment manufacturers revealed that the use of default settings of CAE tools is a common practice. However, the specific assessment of these tools showed that default configuration options and functions proposed by CAE tools may not be the most appropriate for a given design, particularly for safety critical implementations.

For each selected tool, the Hardware Design Standards should describe a set of recommended settings, which may differ from the default ones. Deviations from these recommended settings should be assessed in order to determine whether or not they are applicable to a specific design.

Some of these best practices, recommendations and guidelines may be promoted, with the agreement of EASA, in order to amend the EASA Certification Memorandum "Development Assurance of Airborne Electronic Hardware" CM-SWCEH-001 [EXT-02].

| IOxOS Technologies SA 141/153 SHARDELD_Final_Study_Report | IOxOS Technologies SA | 141/153 | SHARDELD_Final_Study_Report |
|-----------------------------------------------------------|-----------------------|---------|-----------------------------|
|-----------------------------------------------------------|-----------------------|---------|-----------------------------|



## 7. Conclusions of the SHARDELD Study

The first task of the SHARDELD study identified the most relevant types of tools used for the development of programmable AEH. For each type of tool, a short description was provided together with methods for tool assessment and qualification and configuration management.

Alternative and/or complementary tools suitable for the development of programmable AEH were also assessed, in order to provide an overview of these types of tools together with their advantages, disadvantages and limitations.

The study also determined that the following types of tools need to be subject to a specific assessment on the basis of complexity and/or configuration criteria:

- Design tools intended for detailed design process, more specifically synthesis, and place and route tools, since they have a level of complexity and configuration options which could lead to potential safety impact when designing programmable AEH. In addition these tools carry out mandatory processes for the development of programmable AEH
- Verification tools, such as HDL simulators and STA tools integrated within design environments (IDE), due to their significant relevance for the verification activities

The second task of the SHARDELD study identified the tools available on the market, within the types of tools selected in the previous task, which were relevant for the specific assessment. It also determined their limitations, benefits, and the different methods followed by the programmable AEH designer community to fulfil ED-80/DO-254 objectives in terms of tool assessment and qualification. In order to achieve this, a consultation was addressed to relevant aircraft and equipment manufacturers covering the following topics:

- Identification of commercial CAE tools within the types of tools selected for specific assessment (synthesis, place and route and STA) and HDL simulation tools
- Tool Assessment and Qualification approach and methods for the selected tools
- Identification of alternative and/or complementary types of tools used in the programmable AEH design flow
- Identification of commercial custom micro-coded components used for the development of programmable AEH (CPLDs, FPGAs and structured ASICs)

Aside of helping to identify and to assess commercial CAE tools, the results of the consultation also revealed the following facts:

- The use of default settings of CAE tools is a common practice
- The tool assessment and qualification approaches of the companies consulted endorse the methods identified in the first task of the SHARDELD study, and reveal the independent tool output assessment as the most common approach, followed by relevant history of the tool
- Alternative and/or complementary tools still have a low degree of integration and acceptance within the programmable AEH designer community, mainly for the lack of maturity of these tools and also for the difficulty for tool assessment and qualification

Finally, the third task of the SHARDELD study performed a specific assessment in terms of configuration options and embedded functionalities of the commercial CAE tools selected in the previous task. This specific assessment found a significant number of configuration options and embedded functionalities

| IOxOS Technologies SA | 142/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |


which may have a high impact in the design implementation.

As a result of this assessment, a set of best practices, recommendations and guidelines were elaborated, whose fulfilment will certainly contribute to reduce the safety risks arising from undesired optimizations and/or improper use of configuration options and functionalities, to ensure the reproducibility of the CAE tool outputs, to increase the design reliability, to ease the verification process, and to increase the awareness in the use of design and verification tools.

Among these best practices, recommendations and guidelines, the following may be promoted, with the agreement of EASA, in order to amend the EASA Certification Memorandum "Development Assurance of Airborne Electronic Hardware" CM-SWCEH-001 [EXT-02]:

- CAE tools evolve faster than the technology they are intended for; therefore, it is recommended to adopt a proactive approach regarding CAE tools release management, checking for known issues and workarounds provided by the CAE tool vendor for each release and updating the project baseline when appropriate
- Designers should have a sound knowledge of the CAE tools within the programmable AEH design flow; they should identify the data exchanged among the different tools, and they should know the attributes and directives available in order to control better tool settings and their impact on the implementation
- Default configuration options and functions suggested by CAE tools may not be the most appropriate for a given design, particularly for safety critical implementations. For each selected tool, the Hardware Design Standards should describe a set of recommended settings, which may differ from the default ones. Deviations from these recommended settings should be assessed in order to determine whether or not they are applicable to a specific design
- CAE tools feature optimization settings which may contribute to improve the overall performance in terms of timing, logic resources usage and power consumption. It is important to reduce the freedom of interpretation, the modifications of the implementation and the lack of visibility which may be introduced by these optimization settings, by understanding how the optimizations are performed and also through the direct implementation of some of these optimizations in the RTL HDL code whenever is possible
- Finite State Machines (FSM) and synchronizers to handle Clock Domain Crossing (CDC) are particularly sensitive to optimization techniques such as FSM-specific optimizations, retiming and register duplication; therefore, these techniques may represent a high risk in terms of safety and should be avoided as far as possible
- Incremental design flows are not recommended unless the methodology and the supporting processes are properly mastered to ensure the reproducibility of the implementation process
- Due to the pseudo random nature of synthesis and place and route algorithms, the reproducibility of their outputs can only be ensured by a consistent configuration management process, including the following items:
  - $\checkmark$  The seed used to define the starting point of the algorithm
  - ✓ The design tool software version and service pack, and the associated design technology libraries
  - ✓ The hardware and software environment running the synthesis and place and route tools
- Design technology libraries may be shared among some of the CAE tools within the programmable AEH design flow. For instance, HDL simulators require technology libraries

| IOxOS Technologies SA | 143/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
| IOxOS Technologies SA | 143/153 | SHARDELD_Final_Study_Repor  |



Report

provided by place and route tools in order to compile and simulate PLD vendor-specific macro functions. Therefore, it is important to properly identify and manage the interdependencies of CAE tools due to these libraries

- The use of scripts is recommended to enhance the configuration management process. Tcl is the recommended scripting language because it is supported by most of CAE tools
- Reports generated by CAE tools should be analysed exhaustively in order to identify potential issues and justify the displayed warnings and notes

Conclusively, the application of these best practices, recommendations and guidelines will lead to a better understanding, control and reliable use of the CAE tools assessed for the development of programmable AEH, in order to achieve a higher degree of equivalence between the implemented hardware item and its RTL HDL description.

However, it is important to note that all the CAE tools assessed in this study rely on models (technology libraries), and these models are not perfect. In addition, the custom micro-coded component implementing the hardware item may be subject to foundry and device manufacturing issues not detectable by the verification tools object of this assessment. Consequently, physical testing will continue to be necessary for the purpose of certification credit. Increased awareness in the use of CAE tools may contribute to alleviate the level of verification coverage of the design requirements achieved by physical tests on the custom micro-coded component, and may also be used to justify the design requirements not covered by physical test. Nevertheless, precise criteria for such alleviation were not discussed in the framework of the SHARDELD study. Therefore, an additional research project could be carried out in the near future in order to define these precise criteria.

| IOxOS Technologies SA | 144/153 | SHARDELD_Final_Study |
|-----------------------|---------|----------------------|



# 8. Annex A: Aircraft and Equipment Manufacturers Consultation

The core activity of the second task of the SHARDELD study is the consultation of relevant aircraft and equipment manufacturers mainly based in Europe and North America , which helped to identify the main PLD vendors and device types -stated in § 5.1 -, together with commercial CAE tools used for the design and verification of programmable AEH compliant with ED-80/DO-254 DAL A, B and C.

The consultation also aims to compile information about tool assessment and qualification criteria for the selected CAE tools. This information is compared with the tool assessment and qualification methods described in the first task of the SHARDELD study, showing how the methods are combined and adding, in some cases, new strategies.

Finally, the use of alternative and/or complementary methods in the development of programmable AEH is also assessed.

| IOxOS Technologies SA | 145/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



# 8.1 Consultation form

This section records the consultation form, as it was delivered to aircraft and equipment manufacturers mainly based in Europe and North America.

The consultation is organized into four sections, each one including an specific questionnaire:

- Section 1: Identification of commercial CAE tools within the types of tools selected for specific assessment (synthesis, place and route and STA) and HDL simulation tools
- Section 2: Tool Assessment and Qualification approach and methods for the selected tools
- Section 3: Identification of alternative and/or complementary types of tools used in the programmable AEH design flow
- Section 4: Identification of commercial custom micro-coded components used for the development of programmable AEH (CPLDs, FPGAs and structured ASICs)

# 8.1.1 Introduction

The development of programmable Airborne Electronic Hardware (AEH) using these components for safety critical applications requires a design flow which involves commercial Computer-Assisted Engineering (CAE) tools with a high degree of complexity.

The way these tools are used for both design and verification activities may have a impact in terms of safety.

The aim of the SHARDELD study is to identify the most relevant commercial CAE tools which are used for the development of programmable AEH, with the purpose of recording their advantages and limitations, safety benefits and risks, and elaborating a comprehensive list of best practices, recommendations and guidelines in order to reduce the safety risks while keeping their effectiveness.

This consultation aims to identify commercial CAE tools used for the development of programmable AEH compliant with ED-80/DO-254 DAL A, B and C.

IOxOS Technologies and the EASA undertake to maintain the anonymity of the aircraft and equipment manufacturers involved in this consultation.

# 8.1.2 Section 1: Commercial tools for the development of programmable AEH

The following questions aim to identify the CAE tools available on the market for the development of the programmable AEH. Furthermore, the consultation intends to determine whether the additional functions available on these tools are used and how they are used.

Within the framework of this consultation, the type of tools to be identified are the following:

- Synthesis tools
- Place and route tools
- Static Timing Analysis (STA) tools

| IOxOS Technologies SA | 146/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



# SHARDELD Final Study Report

• HDL simulation tools

### Questionnaire #1

#### **Synthesis Tools:**

- 1. Which commercial synthesis tools does your design team normally use to develop programmable AEH?
- 2. Does your design team use a predefined set of functionalities? If yes, are they identified in your own Hardware Design Standards?
- 3. Does your design team use a predefined set of configuration settings? If yes, are they default configuration settings provided by the synthesis tool manufacturer or customised by your design team and described in your own Hardware Design Standards?
- 4. Does your design team use the following additional functions provided by the synthesis tool? Please indicate whether the use of these additional functions is restricted depending on the DAL of the application:
  - Graphical editors for Finite State Machine (FSM) inspection and edition
  - Triple Modular Redundancy (TMR)
  - Automated FSM extraction and optimization
  - FSM encoding
  - Fan-out limit
  - Incremental synthesis
  - Optimization methods (resource sharing, retiming, pipelining and/or register duplication)
  - Other additional functions (please indicate)
- 5. Did your design team experience major technical issues when using commercial synthesis tools? If yes, please indicate, if possible, which kind of design errors were detected as well as their potential severity.

#### Place and Route Tools:

- 6. Which commercial place and route tools does your design team normally use to develop programmable AEH?
- 7. Does your design team use a predefined set of functionalities? If yes, are they identified in your own Hardware Design Standards?
- 8. Does your design team use a predefined set of configuration settings? If yes, are they default configuration settings provided by the place and route tool manufacturer or customised by your design team and described in your own Hardware Design Standards?

| IOxOS Technologies SA | 147/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



- 9. Does your design team use the following additional functions provided by the place and route tool? Please indicate whether the use of these additional functions is restricted depending on the DAL of the application:
  - Graphical constraint editor
  - Physical synthesis (as an enhancement of logic synthesis)
  - Incremental compilation
  - Floorplanning
  - Optimization for speed, area or balanced (please indicate)
  - Timing-driven place and route
  - Other additional functions (please indicate)
- 10. The place and route tools are usually provided by the PLD vendor as part of an Integrated Development Environment (IDE). Please indicate which of the following tools or functions provided by the IDE are being used to develop programmable AEH. In the case of tools or functions such as the power consumption analyser, the embedded logic analysers, or other functions, please indicate whether they are used informally (e.g. to facilitate technical decisions) or with the purpose of getting certification credit:
  - Graphical HDL entry
  - PLD vendor-specific logical synthesis
  - Power consumption analyser
  - Static Timing Analysis tool
  - PLD vendor-specific or integrated third party HDL simulator
  - Embedded logic analyser
  - Other functions (please indicate)
- 11. Did your design team experience major technical issues when using commercial place & route / IDE tools? If yes, please indicate, if possible, which kind of design errors were detected as well as their potential severity.

## **Static Timing Analysis (STA) Tools:**

- 12. Does your design team use STA tools from third party vendors (non PLD vendors)? If yes, specify which tool.
- 13. Does your design team use a predefined set of functionalities? If yes, are they identified in your own Hardware Design Standards?
- 14. Does your design team use a predefined set of configuration settings? If yes, are they default configuration settings provided by the STA tool manufacturer or customised by your design team and described in your own Hardware Design Standards?
- 15. When using an STA tool from a third party vendor, are the results compared with the STA function provided by the PLD vendor? If yes, did you notice any major differences?

| 148/153 | SHARDELD_Final_Study_Report |
|---------|-----------------------------|
|         | 148/153                     |



- 16. Does your design team use the STA tool to analyse Clock Domain Crossing (CDC) paths? Are the results of such analysis comprehensive or did the design team identify additional analyses (manual, simulation...) to be performed (e.g. to verify synchronization)? If not, does your design team use a third party CDC analysis tool?
- 17. Did your design team experience major technical issues when using commercial STA tools? If yes, please indicate, if possible, which kind of verification errors were detected as well as their potential severity.

## **HDL Simulation Tools:**

- 18. Which commercial HDL simulation tools does your design team use to develop programmable AEH?
- 19. Does your design team use a predefined set of configuration settings? If yes, are they default configuration settings provided by the HDL simulation tool manufacturer or customised by your design team and described in your own Hardware Design Standards?
- 20. Does your design team use code coverage for elemental analysis purposes as defined in ED-80/DO-254 Appendix B §3.3?
- 21. Is the code coverage feature used to perform verification activities other than assessing the completion of verification testing? If yes, please indicate which activities.
- 22. Did your design team experience major technical issues when using commercial HDL simulation tools? If yes, please indicate, if possible, which kind of verification errors were detected as well as their potential severity.

| IOxOS Technologies SA | 149/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|                       |         |                             |



# **8.1.3** Section 2: Tool assessment and qualification approach and criteria

The following questions aim to determine the different approaches and criteria considered for the tool assessment and qualification (as established in ED-80/DO-254 §11.4) of the development tools identified in Section 1.

# Questionnaire #2

- 1. Which of the following three approaches is the most commonly used when carrying out tool assessment and qualification of tools for the development of programmable AEH?
  - Independent tool output assessment
  - Relevant history of the tool
  - Tool qualification

# Synthesis Tools:

- 2. When performing the independent assessment of the synthesis tool output (ED-80/DO-254 §11.4.1 item 3), which of the following methods are normally used by your design team?
  - Post-synthesis simulation of the back-annotated HDL model
  - Visual inspection of the synthesis output (e.g. using the integrated graphical viewer)
  - Use of Logic Equivalence Checking (LEC)
  - Other methods (please indicate)
- 3. Is relevant service experience (ED-80/DO-254 §11.4.1 item 5) data provided by the synthesis tool vendor upon request?
- 4. Does your design team have any experience performing basic tool qualification (ED-80/DO-254 §11.4.1 item 7) of a synthesis tool? If yes, did the synthesis tool vendor provide comprehensive data in order to carry out the qualification?

## Place and Route Tools:

- 5. When performing the independent assessment of the place and route tool output, which of the following methods are normally used by your design team?
  - Post-place and route simulation of the back-annotated HDL model
  - Visual inspection of the place and route output (e.g. using the integrated graphical viewer)
  - Physical tests on the programmed device

| IOxOS Technologies SA | 150/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



- Use of Logic Equivalence Checking (LEC)
- Other methods (please indicate)
- 6. Is relevant service experience data provided by the place and route tool vendor upon request?
- 7. Does your design team have any experience performing basic tool qualification of a place and route tool? If yes, did the place and route tool vendor provide comprehensive data in order to carry out the qualification?

#### Static Timing Analysis (STA) Tools:

- 8. When performing the independent assessment of the STA tool output, which of the following methods are normally used by your design team?
  - Post-place and route simulation of the back-annotated HDL model
  - Visual inspection of the STA output report
  - Physical tests on the programmed device
  - Other methods (please indicate)
- 9. Is relevant service experience data provided by the STA tool vendor upon request?
- 10. Does your design team have any experience performing basic tool qualification of an STA tool? If yes, did the STA tool vendor provide comprehensive data in order to carry out the qualification?

#### HDL Simulation Tools:

- 11. When performing the independent assessment of the HDL simulation tool output, which of the following methods are normally used by your design team?
  - Manual review
  - Two HDL simulators running in parallel under the same verification environment
  - Physical tests on the programmed device
  - Other methods (please indicate)
- 12. Is relevant service experience data provided by the HDL simulation tool vendor upon request?
- 13. Does your design team have any experience performing a basic tool qualification of an HDL simulation tool? If yes, did the HDL simulation tool vendor provide comprehensive data in order to carry out the qualification?

| IOxOS Technologies SA | 151/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|



# 8.1.4 Section 3: Alternative / complementary types of tools used in the programmable AEH design flow

The following questions aim to identify alternative and/or complementary methods and types of tools used in the development of programmable AEH. Most of these verification methods are identified in ED-80/DO-254 Appendix B §3.3 as advanced verification methods.

# Questionnaire #3

- 1. Does your design team use one or more of the following alternative and/or complementary verification methods for the development of programmable AEH? If yes, please indicate, if possible, the main advantages and limitations of the selected method.
  - HDL Rule Checkers
  - Clock Domain Crossing (CDC) analysers
  - Logic Equivalence Checkers (LEC)
  - Assertion-Based Verification (ABV) methodologies:
    - Dynamic ABV: HDL simulation combined with advanced HDL languages and/or specific assertion languages (please indicate the advanced HDL and/or assertion languages)
    - Formal Model Checkers
  - Other methodologies (please indicate which methodologies and tools)
- 2. Are these alternative and/or complementary verification methods used informally (e.g. to facilitate technical decisions) or with the purpose of getting certification credit?
- 3. When using any alternative and/or complementary verification method informally (i.e. out of the ED-80/DO-254 design life cycle), please indicate the main reason for not claiming certification credit:
  - Lack of tool maturity
  - Tool reports with multiple false negatives
  - High complexity of the tool
  - Tool assessment and qualification difficult to achieve
  - Other reasons (please indicate)
- 4. Does your design team have any experience carrying out tool assessment and qualification of one or more of the alternative and/or complementary verification tools identified in question 1? If yes, please indicate the tools and the assessment and qualification approach.

| IOxOS Technologies SA | 152/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|



# 8.1.5 Section 4: Commercial custom micro-coded components used as programmable AEH

The following questions aim to identify the custom micro-coded components available on the market for their use as programmable AEH in applications requiring compliance with ED-80/DO-254 DAL A, B and C.

Within the framework of this consultation, programmable AEH applies to the following custom micro-coded components or PLD (Programmable Logic Devices): CPLDs, FPGAs and structured ASICs.

# **Questionnaire #4**

- 1. Does your design team develop programmable AEH for ED-80/DO-254 DAL A, B or C compliant applications?
- 2. Are DAL criteria considered when selecting the PLD device and its technology (SRAM-based / flash-based)? If yes, please indicate which considerations are taken into account.

| IOxOS Technologies SA | 153/153 | SHARDELD_Final_Study_Report |
|-----------------------|---------|-----------------------------|
|-----------------------|---------|-----------------------------|



EUROPEAN AVIATION SAFETY AGENCY AGENCE EUROPÉENNE DE LA SÉCURITÉ AÉRIENNE EUROPÄISCHE AGENTUR FÜR FLUGSICHERHEIT

| Postal address  | Visitin |
|-----------------|---------|
| Postfach 101253 | Ottopla |
| 50452 Cologne   | 50679   |
| Germany         | Germa   |

ny

 
 g address
 Tel
 +49\_221\_89990-000

 atz 1
 Fax
 +49\_221\_89990-999

 Cologne
 Mail
 info@easa.europa.eu
Mail info@easa.europa.eu Web easa.europa.eu